LS1043A HRESET

キャンセル
次の結果を表示 
表示  限定  | 次の代わりに検索 
もしかして: 

LS1043A HRESET

1,225件の閲覧回数
肆加贰
Contributor I

We use the LS1043A chip, PORESET reset signal will become high after a low level, but HRESET is always low (HRESET pull-up 1.8V), may I ask what may be caused? (Refer to the timing diagram HRESET should also have a low level and then go high)

0 件の賞賛
返信
1 返信

1,095件の閲覧回数
r8070z
NXP Employee
NXP Employee


Have a great day,

PORESET is a LS1043A input and its signal is applied externally; while HRESET is bidirectional. It is driven by the LS1043A during HRESET sequence and if there is problem the device reset sequence is halted indefinitely. It happens if the PBL cannot loads the RCW or it can load but loaded RCW is wrong and the device PLL cannot lock or it cannot lock because proper SYSCLK is not applied or the PLL power is not clean.

-----------------------------------------------------------------------------------------------------------------------
Note: If this post answers your question, please click the Correct Answer button. Thank you!
-----------------------------------------------------------------------------------------------------------------------

0 件の賞賛
返信