i.MX6SDL IPU CSI capability when use both parallel camera port and MIPI-CSI2.

キャンセル
次の結果を表示 
表示  限定  | 次の代わりに検索 
もしかして: 

i.MX6SDL IPU CSI capability when use both parallel camera port and MIPI-CSI2.

ソリューションへジャンプ
1,129件の閲覧回数
satoshishimoda
Senior Contributor I

Hi community,

We have a question about i.MX6SDL IPU CSI capability.

Please see page 2790, 2791 in IMX6SDLRM Rev.1.

There are the CSI capability to input via parallel port or MIPI-CSI2 individually.

Then, how about when use both port (parallel and MIPI-CSI2)?

For example, how judge whether i.MX6SDL can receive the following input?

Parallel: 1920 x 1080 x 30fps x 1.35 x 2(YUV422 over 8 bit) = 168MHz

MIPI-CSI2: 1280 x 1024 x 30fps x 1.35 x 1.5(RGB888) = 89MHz (1.9Gbps)

Best Regards,

Satoshi Shimoda

ラベル(2)
0 件の賞賛
返信
1 解決策
872件の閲覧回数
Yuri
NXP Employee
NXP Employee

  The mentioned restriction of 240 MHz relates to single CSI port of IPU;
thera are no specifications about total restriction for both CSI ports of single IPU.

Regards,

Yuri

元の投稿で解決策を見る

0 件の賞賛
返信
3 返答(返信)
872件の閲覧回数
Yuri
NXP Employee
NXP Employee

The i.MX6 S / DL can capture the mentioned inputs.
But, also, please take into account memory throughput, since
memory usually is used by others applications too.


Have a great day,
Yuri

-----------------------------------------------------------------------------------------------------------------------
Note: If this post answers your question, please click the Correct Answer button. Thank you!
-----------------------------------------------------------------------------------------------------------------------

872件の閲覧回数
satoshishimoda
Senior Contributor I

Dear Yuri,

> The i.MX6 S / DL can capture the mentioned inputs.

Would you let me know how did you judge it?

In the mentioned case, 168MHz + 89MHz = 257MHz > 240MHz(max speed of parallel interface), so I guessed i.MX6SDL cannot capture them.

But your reply was it is possible.

Do the input capability of prallel port and MIPI-CSI2 don't effect each other?

In other words, can IPU capture 125MHz (2Gbps, 2 data lane configure) data via MIPI-CSI2 when IPU receives 240MHz data via parallel port?

> But, also, please take into account memory throughput, since

> memory usually is used by others applications too.

Yes, we think we should evaluate with actual use case.

But at first, we have to judge whether i.MX6SDL satisfies our use case theoretically.

If i.MX6SDL cannot satisfy our use case, we should evaluate i.MX6DQ instead of i.MX6SDL, or we should surrender using i.MX6 series.

Best Regards,

Satoshi Shimoda

0 件の賞賛
返信
873件の閲覧回数
Yuri
NXP Employee
NXP Employee

  The mentioned restriction of 240 MHz relates to single CSI port of IPU;
thera are no specifications about total restriction for both CSI ports of single IPU.

Regards,

Yuri

0 件の賞賛
返信