Memory Issue in i.MX 6SoloX cortex M4

キャンセル
次の結果を表示 
表示  限定  | 次の代わりに検索 
もしかして: 

Memory Issue in i.MX 6SoloX cortex M4

1,627件の閲覧回数
nagaprasadvasam
Contributor III

Hi Every One,

   I am Working on imx6solox sabre-sd Board,running cortex-m4 with FREERTOS and cortex-A9 with Linux. my Rtos Application for cortex-m4 exceeding 32kb memory limit for m4,can any one help me regarding how to increase code and data segment memory range for cortex-m4 and changes needed for linux addresses on cortex-A9.

Thanks & Regards,

NagaPrasad.

0 件の賞賛
返信
5 返答(返信)

1,447件の閲覧回数
Yuri
NXP Employee
NXP Employee

Hello,

 

   Please refer to Table 2-2 (CM4 memory map) of i.MX 6SoloX  Reference Manual, Rev. 3, 07/2018,
 regarding available for CM4 memory. Note, DRAM MMDC memory is common for CA9 and CM4. 

https://www.nxp.com/webapp/Download?colCode=IMX6SXRM 

Regards,

Yuri.

0 件の賞賛
返信

1,447件の閲覧回数
nagaprasadvasam
Contributor III

Hi Yuri,

Thanks for ur reply,

i tried by using memory according to table in reference manual,i have edited linker file for ddr RAM as well as qspi.but there seems to be no change,can you please suggest some solution to work with cortex-m4 with peripheral functionality as expected with modification of Ram memory region.

0 件の賞賛
返信

1,447件の閲覧回数
Yuri
NXP Employee
NXP Employee

Hello,

  Do You use Linux on CA9?

How  CM4 code is loaded and run?

How memory is allocated between CA9 and CM4?

Regards,

Yuri.

0 件の賞賛
返信

1,447件の閲覧回数
nagaprasadvasam
Contributor III

Hai,

Yes i am running Linux on A9 & code is running through u-boot using ddr memory.

Regards,

Prasad.

0 件の賞賛
返信

1,447件の閲覧回数
Yuri
NXP Employee
NXP Employee

Hello,

  The DDR memory for CM4 should be reserved, as shown, for example in 

"reserve_m4_memory.docx"

https://community.nxp.com/docs/DOC-335105

 

Regards,

Yuri.

0 件の賞賛
返信