In section 13.4.2.3.4 of QorIQ P2040 Reference Manual Rev 4, it specifies that local bus signal LOE_B asserts and negates on the rising edge of the bus clock, but in the read figures (e.g. Figure 13-14 or 13-15) the signal appears to transition on the fal

cancel
Showing results for 
Show  only  | Search instead for 
Did you mean: 

In section 13.4.2.3.4 of QorIQ P2040 Reference Manual Rev 4, it specifies that local bus signal LOE_B asserts and negates on the rising edge of the bus clock, but in the read figures (e.g. Figure 13-14 or 13-15) the signal appears to transition on the fal

601 Views
gradymuldrow
Contributor I

In section 13.4.2.3.4 of QorIQ P2040 Reference Manual Rev 4, it specifies that local bus signal LOE_B asserts and negates on the rising edge of the bus clock, but in the read figures (e.g. Figure 13-14 or 13-15) the signal appears to transition on the falling edge of LCLK.  Which edge does it transition on?  Thanks, Grady

Labels (1)
Tags (1)
0 Kudos
Reply
1 Reply

430 Views
ufedor
NXP Employee
NXP Employee

P2040 only supports the PLL bypass mode. 

 

What is stated in the datasheet is correct. LOE is driven at the falling edge.

 

2.14.2.1 Local Bus AC Timing Specification All output signal timings are relative to the falling edge of any LCLKs. The external circuit must use the rising edge of the LCLKs to latch the data.

All input timings except LGTA/LUPWAIT/LFRB are relative to the rising edge of LCLKs. LGTA/LUPWAIT/LFRB are relative to the falling edge of LCLKs.

0 Kudos
Reply