i.MX6 specific registers

キャンセル
次の結果を表示 
表示  限定  | 次の代わりに検索 
もしかして: 

i.MX6 specific registers

ソリューションへジャンプ
1,291件の閲覧回数
aditkous
Contributor I

Hello,

I was going through the reference manual to get the base addresses and size of the following. Been unsuccessful so far. Could someone fill me in?

MMIO_BASE, MMIO_SIZE, IIM_BASE, IIM_SIZE, TZIC_BASE, TZIC_SIZE, CACHE_LINE_SIZE_LOG2.

Plus, there is a MPR121.h (which is a capacitive touch processor) for i.MX53. Is there an i.MX6 equivalent?

Thanks and regards,

Aditya

PS. If one is able to get these values, can it be appended by the source?

ラベル(6)
0 件の賞賛
返信
1 解決策
800件の閲覧回数
AnsonHuang
NXP Employee
NXP Employee

Hi, Aditya

     What is MMIO module?

     IIM_BASE now called OCOTP, its address is 0x21bc000, for iMX6, there is no TZIC, now use common interrupt controller called GIC, this is ARM standard interrupt controller. What is CACHE_LINE_SIZE_LOG2? The cache line size is 32 bytes.

元の投稿で解決策を見る

0 件の賞賛
返信
1 返信
801件の閲覧回数
AnsonHuang
NXP Employee
NXP Employee

Hi, Aditya

     What is MMIO module?

     IIM_BASE now called OCOTP, its address is 0x21bc000, for iMX6, there is no TZIC, now use common interrupt controller called GIC, this is ARM standard interrupt controller. What is CACHE_LINE_SIZE_LOG2? The cache line size is 32 bytes.

0 件の賞賛
返信