Which frequency is correct for i.MX6SDLACLK_EIM_SLOW_CLK_ROOT?

取消
显示结果 
显示  仅  | 搜索替代 
您的意思是: 
已解决

Which frequency is correct for i.MX6SDLACLK_EIM_SLOW_CLK_ROOT?

跳至解决方案
1,176 次查看
satoshishimoda
Senior Contributor I

Hi community,

We have a question about i.MX6SDL CCM.

Please see Table 18-3 in IMX6SDLRM Rev.1.

It shows ACLK_EIM_SLOW_CLK_ROOT = 198MHz (default).

However, according to the initial register setting of CCM_CSCMR1, it seems to be a half of AXI clock frequency (blue line in Figure 18-2).

And according to the initial register setting of CCM_CBCDR, AXI frequency is half of a half of PLL2 396MHz.

So we can get ACLK_EIM_SLOW_CLK_ROOT = 99MHz (a quater of PLL2 396MHz).

Which is correct?

Best Regards,

Satoshi Shimoda

标签 (2)
标记 (2)
0 项奖励
1 解答
732 次查看
Yuri
NXP Employee
NXP Employee

By default, EIM ACLK (aclk_eim_slow) is sourced from AXI clock root (396MHz) with divide-by-2, so it is 198 MHz.

Have a great day,
Yuri

-----------------------------------------------------------------------------------------------------------------------
Note: If this post answers your question, please click the Correct Answer button. Thank you!
-----------------------------------------------------------------------------------------------------------------------

在原帖中查看解决方案

0 项奖励
5 回复数
732 次查看
Yuri
NXP Employee
NXP Employee

Hello,

   For the recent RM - please refer to https://community.nxp.com/thread/442559 

Regards,

Yuri.

0 项奖励
733 次查看
Yuri
NXP Employee
NXP Employee

By default, EIM ACLK (aclk_eim_slow) is sourced from AXI clock root (396MHz) with divide-by-2, so it is 198 MHz.

Have a great day,
Yuri

-----------------------------------------------------------------------------------------------------------------------
Note: If this post answers your question, please click the Correct Answer button. Thank you!
-----------------------------------------------------------------------------------------------------------------------

0 项奖励
732 次查看
Rob_iMX6
Contributor II

Hi Yuri

According to the datasheet of iMX.6SDL, ACLK_EIM_SLOW_CLK_ROOT must not exceed 132MHz (i:MX 6Solo/DualLite Rev.5, page 52).

Does this mean that the default clock is out of spec?

Best regards,

-Urs

0 项奖励
732 次查看
Yuri
NXP Employee
NXP Employee

Hello,

   

  Looks like - yes, the default value should not be used.


Regards,

Yuri.

0 项奖励
732 次查看
satoshishimoda
Senior Contributor I

Hi Yuri,

Thank you for your reply.

According to your reply, it seems that our understanding about AXI bus frequency was wrong.

Maybe, I will create a new thread about AXI bus frequency.

Thank you.

Best Regards,

Satoshi Shimoda

0 项奖励