i.MX 6D RST_to_CKE

取消
显示结果 
显示  仅  | 搜索替代 
您的意思是: 

i.MX 6D RST_to_CKE

722 次查看
sugiyamatoshihi
Contributor V

Hi,

I'd like to know the clock source of counting RST_to_CKE and SDE_to_RST in MMDC module.

What clock source generate this 15.258uS cycle?

I guess source clock is 32KHz CKIL, according to reference manual description below.

If 32KHz Xtal doesn't use,  it varies the timing a lot and it cannot keep JEDEC spec.

How should that timing keep without X'tal? 

 

DDR3: Time from SDE enable to CKE rise. In case that DDR reset# is low, will wait until it's high and then
wait this period until rising CKE. (JEDEC value is 500 us)
LPDDR2: Idle time after first CKE assertion (JEDEC value is 200 us).
NOTE: Each cycle in this field is 15.258 us.

Best Regards,

Sugiyama

标签 (4)
0 项奖励
回复
2 回复数

590 次查看
sugiyamatoshihi
Contributor V

Hi, Yuri,

Thank you  for the answer.

I will make a ticket for further question.

BestRegards,

Sugiyama

0 项奖励
回复

590 次查看
Yuri
NXP Employee
NXP Employee

Hello,

  The recommended configurations in the RM  and DDR programming aids are based on

precise 32.768 KHz clock input assumptions. Recommend values change when sourcing

the internal ring oscillator. In particular, use larger or max value for MDOR (RST_to_CKE to 61).

You may create request / ticket for more details.

Have a great day,
Yuri

-----------------------------------------------------------------------------------------------------------------------
Note: If this post answers your question, please click the Correct Answer button. Thank you!
-----------------------------------------------------------------------------------------------------------------------

0 项奖励
回复