SEMC SRAM interface

キャンセル
次の結果を表示 
表示  限定  | 次の代わりに検索 
もしかして: 

SEMC SRAM interface

1,241件の閲覧回数
ShiXiang
Contributor I

product: I.mxrt 1170 series

For the SRAM write/read in SYNC mode (ADMUX), just wonder is it possible to mask the higher address bit, A[M : 16], means not to use and free up my address pin, so that I can connect them extra GPIOs.

My SRAM application only need A0-15. 

SEMC SRAM masking.jpg

0 件の賞賛
3 返答(返信)

1,207件の閲覧回数
art
NXP Employee
NXP Employee

Yes, it is possible to use upper address pins (A16 and higher) as GPIOs when
SEMC operates in SRAM mode. Just configure these pins as GPIOs in IOMUXC.

Best Regards,
Artur

0 件の賞賛

1,217件の閲覧回数
ShiXiang
Contributor I

No reply yet, re-post to I.MX RT page.

Please close this question, thank you. 

 

 

 

0 件の賞賛

1,234件の閲覧回数
ShiXiang
Contributor I

Can the software call function/register support on masking or is the software/register adjustable? For masking the higher address bit, A[M : 16], while using SRAM write/read in SYNC mode (ADMUX) . Thank you. 

0 件の賞賛