LVDS clock on i.MX6 in u-boot

キャンセル
次の結果を表示 
表示  限定  | 次の代わりに検索 
もしかして: 

LVDS clock on i.MX6 in u-boot

1,596件の閲覧回数
andreas81
Contributor I

Hi,

we are working with self-developed i.MX6 board. Now we have enabled U-Boot splash screen support. It is working well, but we have problems with LVDS interface.

If we configure LVDS we always get 56MHz LVDS clock although we configured 30MHz for LVDS clock via displays structure in the board file:

      .bus  = 0,

      .addr = 0,

      .pixfmt     = IPU_PIX_FMT_RGB24,

      .detect     = NULL,

      .enable     = enable_lvds,

      .mode = {

            .name           = "wvga-lvds",

                .refresh        = 57,

                .xres           = 800,

                .yres           = 480,

                .pixclock       = 33000,

                .left_margin    = 40,

                .right_margin   = 40,

                .upper_margin   = 3,

                .lower_margin   = 80,

                .hsync_len      = 10,

                .vsync_len      = 10,

                .sync           = FB_SYNC_EXT,

                .vmode          = FB_VMODE_NONINTERLACED

Has anyone an idea what's going wrong?

Best regards,

Andreas

ラベル(1)
0 件の賞賛
3 返答(返信)

913件の閲覧回数
weidong_sun
NXP TechSupport
NXP TechSupport

Hi Andreas,

    try to modify clock source of LVDS to be PLL5 (pll5_video_mail_clk), please!  The current source should be from IPU (264MHz).

Regards,

Weidong

0 件の賞賛

913件の閲覧回数
andreas81
Contributor I

Hi Weidong,

Thanks for your help.

Can you advise me which is the correct register to set PLL5 as clock source?

Best regards,

Andreas

0 件の賞賛

913件の閲覧回数
laszlotimko
Contributor III

Hi,

Here is an example:

--- arch/arm/mach-imx/clk-imx6q.c.dist

+++ arch/arm/mach-imx/clk-imx6q.c

@@ -488,6 +488,10 @@

        clk_register_clkdev(clk[IMX6QDL_CLK_GPT_3M], "gpt_3m", "imx-gpt.0");

        clk_register_clkdev(clk[IMX6QDL_CLK_ENET_REF], "enet_ref", NULL);

+       /* Set LDB_DI_SEL parent to be PLL5 */

+       imx_clk_set_parent(clk[IMX6QDL_CLK_LDB_DI0_SEL], clk[IMX6QDL_CLK_PLL5_VIDEO_DIV]);

+       imx_clk_set_parent(clk[IMX6QDL_CLK_LDB_DI1_SEL], clk[IMX6QDL_CLK_PLL5_VIDEO_DIV]);

Regards

0 件の賞賛