BYPASS bit and POWERDOWN bit for Analog ARM PLL control register for i.MX6DL

取消
显示结果 
显示  仅  | 搜索替代 
您的意思是: 
已解决

BYPASS bit and POWERDOWN bit for Analog ARM PLL control register for i.MX6DL

跳至解决方案
729 次查看
yuuki
Senior Contributor II

Dear all,

I have a question about BYPASS bit and POWERDOWN bit of the Analog ARM PLL control register.

Reset value of BYPASS bit and POWERDOWN bit is "1".
I understand these Bits as follows.
Would you tell me whether my understanding is right?

 - These Bits are set(cleared) by software.
 - In Boot immediately after POR, Analog ARM PLL is baypassed.
 - ARM core runs at low speed until these bits are set by Bootloader.

On the other hand,
The frequency of the ARM core in Boot is set by BT_FREQ(BOOT_CFG3[2]).
"0 - ARM - 792 MHz, DDR - 396 MHz, AXI -264 MHz"

I suspect that a reset value of the register may be wrong.
(Reset value of BYPASS bit and POWERDOWN bit is "0" ? )


May I have advice?

Best Regards,
Yuuki

标签 (1)
0 项奖励
回复
1 解答
613 次查看
Yuri
NXP Employee
NXP Employee

Hello,

  The default (just after reset) bit values are changed by boot ROM, according to 

fuses settings.

Have a great day,
Yuri

-----------------------------------------------------------------------------------------------------------------------
Note: If this post answers your question, please click the Correct Answer button. Thank you!
-----------------------------------------------------------------------------------------------------------------------

在原帖中查看解决方案

0 项奖励
回复
1 回复
614 次查看
Yuri
NXP Employee
NXP Employee

Hello,

  The default (just after reset) bit values are changed by boot ROM, according to 

fuses settings.

Have a great day,
Yuri

-----------------------------------------------------------------------------------------------------------------------
Note: If this post answers your question, please click the Correct Answer button. Thank you!
-----------------------------------------------------------------------------------------------------------------------

0 项奖励
回复