e500 core revision

キャンセル
次の結果を表示 
表示  限定  | 次の代わりに検索 
もしかして: 
960件の閲覧回数
benjaminchauvel
Contributor I

Hello,

i was reading an interesting answer about Application Note AN3532 and CPU30 Erratum : https://community.nxp.com/message/435201?commentID=435201#comment-435201 

I'm looking for an official document describing e500 core revision for P2020 so i can do only step 2. 3. 4. and 5 for instruction cache parity error handling ( if i'm correct, I don't want to do a full cache invalidation ) .

An official answer on your forum may not be enough for QA department. Do you know where can i found that information ?

Thanks.

Benjamin

0 件の賞賛
1 解決策
884件の閲覧回数
ufedor
NXP Employee
NXP Employee

P2020 silicon Rev 1.0 has e500 core Rev 4.0

P2020 silicon Rev 2.0 has e500 core Rev 5.0

P2020 silicon Rev 2.1 has e500 core Rev 5.1

From the P2020 QorIQ Integrated Processor Hardware Specifications, 4.2.1 Part Marking

P2020xtencdr

r - Silicon (die) revision:

A = Rev 1.0
B = Rev 2.0
C = Rev 2.1

元の投稿で解決策を見る

0 件の賞賛
2 返答(返信)
884件の閲覧回数
benjaminchauvel
Contributor I

thank you

0 件の賞賛
885件の閲覧回数
ufedor
NXP Employee
NXP Employee

P2020 silicon Rev 1.0 has e500 core Rev 4.0

P2020 silicon Rev 2.0 has e500 core Rev 5.0

P2020 silicon Rev 2.1 has e500 core Rev 5.1

From the P2020 QorIQ Integrated Processor Hardware Specifications, 4.2.1 Part Marking

P2020xtencdr

r - Silicon (die) revision:

A = Rev 1.0
B = Rev 2.0
C = Rev 2.1

0 件の賞賛