P2020 SVDD and XVDD current

キャンセル
次の結果を表示 
表示  限定  | 次の代わりに検索 
もしかして: 

P2020 SVDD and XVDD current

ソリューションへジャンプ
1,819件の閲覧回数
toddreed
Contributor I

What are the SVDD and XVDD current requirements for a P2020 with cfg_io_ports set to 1101.  We are only using SerDes lanes 2 and 3 as SGMII.  Lanes 0 and 1 are unused.

Thanks,

Todd

ラベル(1)
0 件の賞賛
1 解決策
1,793件の閲覧回数
ufedor
NXP Employee
NXP Employee

> which portion is used for SVDD and which portion is used for XVDD?

The split is approximately 75% for SVDD and 25% for XVDD.

 

元の投稿で解決策を見る

0 件の賞賛
3 返答(返信)
1,810件の閲覧回数
ufedor
NXP Employee
NXP Employee

Please look at the P2020 QorIQ Integrated Processor Hardware Specifications, Table 6. I/O Power Supply Estimated Values.
Here you can find the power consumption of SERDES for different protocols. Actually XVDD (1.05 V) means here XVDD+SVDD (1.05 V).
On both P2020DS and P2020RBD we use the VDD core power 1,05V for both SVDD and XVDD.

0 件の賞賛
1,803件の閲覧回数
toddreed
Contributor I

Thank you, but is there a way to determine which portion is used for SVDD and which portion is used for XVDD?

Thanks,

Todd

 

0 件の賞賛
1,794件の閲覧回数
ufedor
NXP Employee
NXP Employee

> which portion is used for SVDD and which portion is used for XVDD?

The split is approximately 75% for SVDD and 25% for XVDD.

 

0 件の賞賛