LS1028A Serdes Lane A Phy change

キャンセル
次の結果を表示 
表示  限定  | 次の代わりに検索 
もしかして: 

LS1028A Serdes Lane A Phy change

ソリューションへジャンプ
718件の閲覧回数
mkraj
Contributor II

Dear NXP expert

1. Due to more ethernet port requirement, Planning to change SerDes lane A SGMII PHY with Microchip SGMII 5 port switch KSZ9477S.  Is it require any major. Is it require any major software change?

2. We are not using IEEE1588 or RGMII interfaces , Still is it required to give EC1_GTX_CLK125 input reference clock?

With Regards

Krishnam Raju M

0 件の賞賛
返信
1 解決策
667件の閲覧回数
yipingwang
NXP TechSupport
NXP TechSupport

[1] Treat it as a PHY operating over the SGMII Interface. The Switch will direct any MDIO mgmt. to the appropriate port based on the PHY ADDR used.

[2] See AN12028 for the recommended termination of unused signals.

元の投稿で解決策を見る

0 件の賞賛
返信
2 返答(返信)
637件の閲覧回数
mkraj
Contributor II

Dear  yipingwang

Thank you.

With Regards

Krishnam Raju m

0 件の賞賛
返信
668件の閲覧回数
yipingwang
NXP TechSupport
NXP TechSupport

[1] Treat it as a PHY operating over the SGMII Interface. The Switch will direct any MDIO mgmt. to the appropriate port based on the PHY ADDR used.

[2] See AN12028 for the recommended termination of unused signals.

0 件の賞賛
返信