SRAM Data retention in low power modes

キャンセル
次の結果を表示 
表示  限定  | 次の代わりに検索 
もしかして: 

SRAM Data retention in low power modes

1,698件の閲覧回数
Cold_Fire_Start
Contributor I
I need to know if SRAM data is retained during any or all of the low power modes:
WAIT, DOZE, STOP.
 
MCF52235RM  Rev. 5  09/2007 (9.4.2.2)
states that the SRAM is disabled in low power modes.
I understand that to mean no read or write access.
It does not say whether data is retained.
 
Can anyone verify if SRAM data written prior to entering a low power mode
is valid after a return to run  mode?
 
previously posted in Codewarrior forum-oops
My Apologies for that.
ラベル(1)
0 件の賞賛
2 返答(返信)

659件の閲覧回数
RichTestardi
Senior Contributor II
I use both WAIT and DOZE modes to conserve power, and then continue running from where I left off on wakeup via EPORT IRQ1*.  SRAM and peripheral states (for peripherals I do not explicitly power down) are preserved.  Is that what you are asking?
 
-- Rich
0 件の賞賛

659件の閲覧回数
Cold_Fire_Start
Contributor I
Yes Rich, that is what I needed to know.
We are looking at using the SRAM for non-volatile storage.
With a battery back-up.
 
Thank you for this response, as well as many others.
Your name has appeared in quite a few of the threads I've read.
 
 
 
 
0 件の賞賛