i.MX6 grouped PLL.

キャンセル
次の結果を表示 
表示  限定  | 次の代わりに検索 
もしかして: 
590件の閲覧回数
satoshishimoda
Senior Contributor I

Hi community,

I have a question about i.MX6DQ PLL.

Please see chapter 18.7 in IMX6DQRM Rev.2, it says as below.

"The registers which have the same description are grouped within {}."

Then, would you let me know why the registers are grouped?

And would you let me know the role of each registers in the group?

(e.g. CCM_ANALOG_PLL_xxx_SET is for PLL enable, CCM_ANALOG_PLL_xxx_cler is for PLL disable,e etc...)

Best Regards,

Satoshi Shimoda

ラベル(6)
タグ(1)
0 件の賞賛
1 解決策
480件の閲覧回数
igorpadykov
NXP Employee
NXP Employee

Hi Satoshi

registers descriptions are grouped since they have the same

meaning and for reducing document size.

Explanation of _SET, _CLR,_TOG can be found in

sect.39.2 Naming Convention IMX23RM

and they allow for bits manipulation.

Best regards

igor

-----------------------------------------------------------------------------------------------------------------------

Note: If this post answers your question, please click the Correct Answer button. Thank you!

-----------------------------------------------------------------------------------------------------------------------

元の投稿で解決策を見る

0 件の賞賛
1 返信
481件の閲覧回数
igorpadykov
NXP Employee
NXP Employee

Hi Satoshi

registers descriptions are grouped since they have the same

meaning and for reducing document size.

Explanation of _SET, _CLR,_TOG can be found in

sect.39.2 Naming Convention IMX23RM

and they allow for bits manipulation.

Best regards

igor

-----------------------------------------------------------------------------------------------------------------------

Note: If this post answers your question, please click the Correct Answer button. Thank you!

-----------------------------------------------------------------------------------------------------------------------

0 件の賞賛