Questions about BT_CFG design

取消
显示结果 
显示  仅  | 搜索替代 
您的意思是: 
已解决

Questions about BT_CFG design

跳至解决方案
940 次查看
王剑翰
Contributor III

Background:
CPU
MCIMX6S5EVM10AB
Board design reference: SPF-27516_C3(Sabre-SDB)


Questions:

1,Customer want to set BT_CFG1_1(EIM_DA1) as high. Is it OK?

The reference schematics is set as DNP.

2, Customer's eMMC BUS width is set as 4bit, but customer set BT_CFG[7:5]=010:

boot select.png

The above image is from SPF-27516_C3 reference schematics. Should the BT_CFG[6:5] value change to x1?

3, For the BT_CFG3 and BT_CFG4, can they be set as NC?

标签 (1)
0 项奖励
回复
1 解答
807 次查看
jimmychan
NXP TechSupport
NXP TechSupport

1. The Table 8-15 in the Reference Manual.

pastedImage_0.png

2. For 4-bit, BT_CFG2_5 should be = 1

pastedImage_1.png

3. No. Please connect the pull-up/pull-down resistors for the options that you needed.

在原帖中查看解决方案

0 项奖励
回复
3 回复数
807 次查看
igorpadykov
NXP Employee
NXP Employee

Hi 王 剑翰

1. I am afraid not, because EIM_DA1 BOOT_CFG1[1]

selects SD/eMMC Power Cycle Enable

Table 8-15. USDHC Boot eFUSE Descriptions IMX6SDLRM

2. yes for 4-bit width BT_CFG[6:5] value change to x1

3. BT_CFG3 and BT_CFG4 can be set as NC

Best regards

igor

-----------------------------------------------------------------------------------------------------------------------

Note: If this post answers your question, please click the Correct Answer button. Thank you!

-----------------------------------------------------------------------------------------------------------------------

807 次查看
jimmychan
NXP TechSupport
NXP TechSupport

According to the i.MX6 Hardware Design guide (IMX6DQ6SDLHDG.pdf), the boot_cfg signals should not be left floating.

pastedImage_0.png

808 次查看
jimmychan
NXP TechSupport
NXP TechSupport

1. The Table 8-15 in the Reference Manual.

pastedImage_0.png

2. For 4-bit, BT_CFG2_5 should be = 1

pastedImage_1.png

3. No. Please connect the pull-up/pull-down resistors for the options that you needed.

0 项奖励
回复