Question about Sensor Interface Timing in i.MX6S

キャンセル
次の結果を表示 
表示  限定  | 次の代わりに検索 
もしかして: 

Question about Sensor Interface Timing in i.MX6S

ソリューションへジャンプ
896件の閲覧回数
ko-hey
Senior Contributor II

Hi all

I have a question about Sensor Interface Timings.

Especially, Gated Clock Mode and Non-Gated Clock Mode.

Q1.

Is the data latched at the rising edge of the valid pixel clock ?

In  IMX6SDLIEC Rev. 7, 10/2016 , there are following description for Sensor Interface Timing in Gated Clock Mode.

"Data is latched at the rising edge of the valid pixel clocks."

However, it looks the data is latched at falling edge in the Figure 58 of  IMX6SDLIEC Rev. 7, 10/2016.

Which is correct ?

Q2.

Is the data latched at the rising edge of the valid pixel clock ?

In  IMX6SDLIEC Rev. 7, 10/2016 , there are following description for Sensor Interface Timing in Non-Gated Clock Mode.

"The timing is the same as the gated-clock mode”

However, in the Figure 38-17 and Figure 38-18 of RM, the edge is the oppsite.

Is the data latched at the rising edge of the valid pixel clock in Non-Gated Clock Mode ?

Ko-hey

ラベル(3)
0 件の賞賛
1 解決策
751件の閲覧回数
igorpadykov
NXP Employee
NXP Employee

Hi Ko-hey

yes data is latched at the rising edge of pixel clock and

this is valid for Non-Gated Clock Mode too. Please note there is

IPUx_CSI0_SENS_CONF[CSI0_SENS_PIX_CLK_POL] bit which selects the

polarity of pixel clock, described in sect.38.5.151 CSI0 Sensor Configuration Register
(IPUx_CSI0_SENS_CONF)
i.MX6SDL Reference Manual

http://cache.freescale.com/files/32bit/doc/ref_manual/IMX6SDLRM.pdf

Best regards
igor
-----------------------------------------------------------------------------------------------------------------------
Note: If this post answers your question, please click the Correct Answer button. Thank you!
-----------------------------------------------------------------------------------------------------------------------

元の投稿で解決策を見る

0 件の賞賛
5 返答(返信)
752件の閲覧回数
igorpadykov
NXP Employee
NXP Employee

Hi Ko-hey

yes data is latched at the rising edge of pixel clock and

this is valid for Non-Gated Clock Mode too. Please note there is

IPUx_CSI0_SENS_CONF[CSI0_SENS_PIX_CLK_POL] bit which selects the

polarity of pixel clock, described in sect.38.5.151 CSI0 Sensor Configuration Register
(IPUx_CSI0_SENS_CONF)
i.MX6SDL Reference Manual

http://cache.freescale.com/files/32bit/doc/ref_manual/IMX6SDLRM.pdf

Best regards
igor
-----------------------------------------------------------------------------------------------------------------------
Note: If this post answers your question, please click the Correct Answer button. Thank you!
-----------------------------------------------------------------------------------------------------------------------

0 件の賞賛
751件の閲覧回数
ko-hey
Senior Contributor II

Hi Igor

Let me confirm more.

According to the Figure 64, the IPUx_CSIx_DATA is latched at falling edge of IPUx_CSIx_PIX_CLK in Gated clock mode.

However, you answered that data is latched at the rising edge of pixel clock.

pastedImage_1.png

So the following figure is wrong. Am I correct ?

If yes, do you have any plan to revise it ?

Ko-hey

751件の閲覧回数
ko-hey
Senior Contributor II

Igor

Would you follow and answer this question ?

Ko-hey

0 件の賞賛
751件の閲覧回数
igorpadykov
NXP Employee
NXP Employee

Hi Ko-hey

 

data is latched at the rising edge of pixel clock.

As the polarity of pixel clock can be changed with

IPUx_CSI0_SENS_CONF[CSI0_SENS_PIX_CLK_POL]

so picture above can be consdired as correct too.

Best regards
igor

751件の閲覧回数
ko-hey
Senior Contributor II

That's right.

Thank you.

Ko-hey

0 件の賞賛