About SDR50/SDR104 Interface Timing Specification in i.MX6DQ.

キャンセル
次の結果を表示 
表示  限定  | 次の代わりに検索 
もしかして: 

About SDR50/SDR104 Interface Timing Specification in i.MX6DQ.

ソリューションへジャンプ
922件の閲覧回数
keitanagashima
Senior Contributor I

Dear All,

Refer to Table 56. SDR50/SDR104 Interface Timing Specification in IMX6DQAEC_Rev.3.

It was described "SD5 uSDHC Output Delay".

Next, refer to Figure 47. SDR50/SDR104 Timing.

I think that "SD4" is correct allow because parameter name is "uSDHC Output Delay".

Please check it.

Best Regards,

Keita

ラベル(5)
0 件の賞賛
返信
1 解決策
554件の閲覧回数
Yuri
NXP Employee
NXP Employee

Yes, I think we have some inaccuracy here.

SD4 is output delay of data assertion from uSDHC (to card).

SD5 is output delay of data assertion from card (to uSDHC).

I will inform the doc team about it.


Have a great day,
Yuri

-----------------------------------------------------------------------------------------------------------------------
Note: If this post answers your question, please click the Correct Answer button. Thank you!
-----------------------------------------------------------------------------------------------------------------------

元の投稿で解決策を見る

0 件の賞賛
返信
1 返信
555件の閲覧回数
Yuri
NXP Employee
NXP Employee

Yes, I think we have some inaccuracy here.

SD4 is output delay of data assertion from uSDHC (to card).

SD5 is output delay of data assertion from card (to uSDHC).

I will inform the doc team about it.


Have a great day,
Yuri

-----------------------------------------------------------------------------------------------------------------------
Note: If this post answers your question, please click the Correct Answer button. Thank you!
-----------------------------------------------------------------------------------------------------------------------

0 件の賞賛
返信