T1042 DDR Validation

取消
显示结果 
显示  仅  | 搜索替代 
您的意思是: 

T1042 DDR Validation

724 次查看
gokulkrishnan
Contributor III

Hello,

I am using the T1042 processor with DDR4 RAM in my design. The configuration is x32 plus x8 mode with each DDR having x16 width. While using the DDR validation tool I am able to get 100 percent pass for the following tests:

Read ODT and Driver

Write ODT and driver

Operational DDR tests.

But while doing the Centering the Clock it is failing for the clock adjust value and WRLVL margin per byte lane. The error that comes is configuration error. 

Following are the snapshots

pastedImage_1.jpg

pastedImage_2.jpgpastedImage_3.jpg

pastedImage_4.jpg

Can anyone help me out with this. I would like to know how to fix this issue and also what are the usual reasons for this issue. I would also like to know what this configuration error is. 

Regards 

Gokul

标签 (1)
标记 (2)
0 项奖励
回复
1 回复

454 次查看
addiyi
NXP Employee
NXP Employee

Starting from a configuration that passes Operational DDR tests, try to run Centering the clock. Note that only Operational DDR tests doesn't change the configuration. The other tests will change the configuration.

Adrian

0 项奖励
回复