SDn_REFCLK rise/fall edge rates for LS1046ARDB don't meet spec?

キャンセル
次の結果を表示 
表示  限定  | 次の代わりに検索 
もしかして: 

SDn_REFCLK rise/fall edge rates for LS1046ARDB don't meet spec?

ソリューションへジャンプ
696件の閲覧回数
matthej
Contributor II

So the LS1046ARDB eval board uses the 6V49205 clock driver for SDn_REFCLK1 clock output going to the LS1046 processor.
The 6V49205 specs the slew rate as:

 

matthej_0-1626889812284.png

But the LS1046A  processor specifies it as:

matthej_1-1626889876868.png

So it looks like the clock buffer has a faster (5.7 vs 4) slew rate compared to what the LS1046 expects to see at its input.

 

Am I missing something?

 

Thanks!

 

0 件の賞賛
1 解決策
691件の閲覧回数
ufedor
NXP Employee
NXP Employee

Results of simulating 6V49205 (IBIS model Fast-Strong) in HyperLynx:

1) PCIET/C_LR1 unconnected

Slew Rate at the 6V49205 die is 4.0 V/ns

2) PCIET/C_LR1 connected as in the LS1046ARDB schematics

Slew Rate at the LS1046A die is 2.2 V/ns

 

元の投稿で解決策を見る

0 件の賞賛
1 返信
692件の閲覧回数
ufedor
NXP Employee
NXP Employee

Results of simulating 6V49205 (IBIS model Fast-Strong) in HyperLynx:

1) PCIET/C_LR1 unconnected

Slew Rate at the 6V49205 die is 4.0 V/ns

2) PCIET/C_LR1 connected as in the LS1046ARDB schematics

Slew Rate at the LS1046A die is 2.2 V/ns

 

0 件の賞賛