P2020 eTSEC clocks needed for SGMII connection

キャンセル
次の結果を表示 
表示  限定  | 次の代わりに検索 
もしかして: 

P2020 eTSEC clocks needed for SGMII connection

709件の閲覧回数
dank4
Contributor II

i want to connect the P2020 eTSEC to an SGMII interfaced phy (88e1512) , 

which clocks should i be connecting at the P2020 , 

these i am sure of :

  • P2020 sys clock  - V
  • P2020 serdes lanes - sd ref clk - V

but about this one :

  • do i need to clock the eTSEC clock input as well - ? 

Thanks ahead 

タグ(2)
0 件の賞賛
1 返信

602件の閲覧回数
ufedor
NXP Employee
NXP Employee

do i need to clock the eTSEC clock input as well - ?

No - refer to the P2020 QorIQ Integrated Processor Reference Manual, Table 14-1. eTSECn network interface signal properties:

"EC _GTX_CLK125

Oscillator source for GMII, TBI, RGMII, RTBI transmit clock, input, shared by all eTSECs"