P1010RDB-PB USB Clock source

取消
显示结果 
显示  仅  | 搜索替代 
您的意思是: 
已解决

P1010RDB-PB USB Clock source

跳至解决方案
1,188 次查看
davef
Contributor I

The P1010RDB-PB eval platform has an available USB clock source generated by the IDT ClockGen (U13).

Was there a compelling reason to add a separate external oscillator (Y2) to generate the USB PHY clock?

Thanks...

标签 (1)
标记 (3)
0 项奖励
1 解答
1,023 次查看
Pavel
NXP Employee
NXP Employee

The P1010 USB requires 24 MHz clock source and jitter below 5ps. The 6V49205BNLGI does not provides similar jitter for 24MHz clock generation. The 6V49205BNLGI 24MHz jitter is 350ps. See the The 6V49205BNLGI Datasheet (http://www.idt.com/document/dst/6v49205b-datasheet).


在原帖中查看解决方案

0 项奖励
5 回复数
1,023 次查看
Pavel
NXP Employee
NXP Employee

The Section 2.12.3 of the P1010 Datasheet Rev 4 contains USB PHY clock requirements. The better solution for these requirements is a separate external oscillator (Y2) to generate the USB PHY clock.

0 项奖励
1,023 次查看
davef
Contributor I

I am asking why the IDT ClockGen (U13) USB clock was not used. It is available and meets the specification.

Why is a dedicated oscillator a better solution? Is there an undisclosed issue with the IDT part?

0 项奖励
1,024 次查看
Pavel
NXP Employee
NXP Employee

The P1010 USB requires 24 MHz clock source and jitter below 5ps. The 6V49205BNLGI does not provides similar jitter for 24MHz clock generation. The 6V49205BNLGI 24MHz jitter is 350ps. See the The 6V49205BNLGI Datasheet (http://www.idt.com/document/dst/6v49205b-datasheet).


0 项奖励
1,023 次查看
davef
Contributor I

Thanks, Pavel.

Would it not be the RMS jitter of 120ps max that is the culprit. I'm considering a part with 5ps RMS jitter and 50ps pk-pk jitter. The P1010 datasheet doesn't specify a peak to peak jitter requirement.

http://www.ctscorp.com/components/Datasheets/008-0256-0.pdf

0 项奖励
1,023 次查看
Pavel
NXP Employee
NXP Employee

The USB 2.0 Specification requires BER<= 10E-12. It corresponds the peak to peak jitter about 70 ps.

0 项奖励