Lower limit of fall time included in I2C specifications (UM10204)

キャンセル
次の結果を表示 
表示  限定  | 次の代わりに検索 
もしかして: 

Lower limit of fall time included in I2C specifications (UM10204)

374件の閲覧回数
tnasu
Contributor I

Dear Sirs,

Upper and lower limit values are specified for the fall time of SDA and SCL signals in the UM10204. Please tell me the reason why the lower limit value is set. I've seen on another site that EMC is involved, is that correct?
If so, is there no need to meet the lower limit without considering the impact on EMC? The fall time of the board currently under development is too short, so it falls below the lower limit.

Best Regards,

タグ(3)
0 件の賞賛
返信
3 返答(返信)

357件の閲覧回数
guoweisun
NXP TechSupport
NXP TechSupport

Hi

Yes, you can comprehend that specified slew rate limiting to reduce electromagnetic interference from the fast transitions.

0 件の賞賛
返信

329件の閲覧回数
tnasu
Contributor I

Thank you for your reply.
There are some lines of our board where the fall time is faster than the minimum value.
However, the I2C timing specification of the connected device did not specify a minimum fall time. (maximum value only)
Also, the communication is not continuous, but only at intervals of a few seconds at most. I think that the effects of electromagnetic interference will be minimal, so in such a case, is there any problem even if the minimum fall time is not met?

タグ(3)
0 件の賞賛
返信

327件の閲覧回数
guoweisun
NXP TechSupport
NXP TechSupport

Never try this but that should be no problem, you can try and let us know the result.

0 件の賞賛
返信