Issue with Secure Booting from Bank 4 - LS1043A

キャンセル
次の結果を表示 
表示  限定  | 次の代わりに検索 
もしかして: 

Issue with Secure Booting from Bank 4 - LS1043A

849件の閲覧回数
ejaz
Contributor I

On NXP reference board based on LS1043A SOC we are not able to secure boot using Bank 4 (selected via CPLD). It fails and shows that it is in non secure mode (when reading status registers). But the same procedure works fine and we are able to successful secure boot from Bank 0.

We do have a system requirement to be able to sometimes boot from the alternate Bank 4.

Is this a limitation of the CPLD/reference board or LS1043A SOC? Or is there something that may not be documented in the NXP documentation?

Please advise.

ラベル(1)
0 件の賞賛
1 返信

571件の閲覧回数
yipingwang
NXP TechSupport
NXP TechSupport

Hello Ejaz Ahmed,

There is no limitation for secure boot from bank4 on LS1043 SoC.

Please refer to the section "3. Deploy Secure Boot Images to the Target and Write SRKH Mirror Register" in this document Setting up Secure Boot on PBL Based Platforms in Prototype Stage.

This section introduces how to do secure boot validation in the prototype stage. First blow OTPMK keys to fuse array from CCS, then setup u-boot in Bank0, deploy secure boot images to Bank4, swith to Bank4(with cpld), use CCS to connect to the target board to write SRKH.


Have a great day,
Yiping

-----------------------------------------------------------------------------------------------------------------------
Note: If this post answers your question, please click the Correct Answer button. Thank you!
-----------------------------------------------------------------------------------------------------------------------

0 件の賞賛