LPC55S69 CoreMark, active dual core

キャンセル
次の結果を表示 
表示  限定  | 次の代わりに検索 
もしかして: 

LPC55S69 CoreMark, active dual core

673件の閲覧回数
naga
Contributor III

Hi,

In the document LPC55S6x Product data sheet Rev 1.1 in chapters:
10.2 CoreMark data
10.3 Power consumption

the performance of the microcontroller at the 12, 48 and 96 MHz frequencies is given under the conditions:
CPU0 active mode
CPU1 sleep mode

What are these performances in terms of both CPU0 and CPU1 being in active mode?


I'm especially interested in computing performance.

It can be considered that master / slave codes are in Flash / Flash,  Flash / SRAMX or SRAMX / SRAMX.

Neculai

ラベル(1)
0 件の賞賛
1 返信

575件の閲覧回数
ZhangJennie
NXP TechSupport
NXP TechSupport

Hi Neculai Agavriloaie 

For the moment we only have cormark data when CPU0 in active mode, CPU1 in sleep mode. Other data are to be defined. I will escalate it as a feature request to the related team. but so far we don't have it yet,


Have a great day,
Jun Zhang

-------------------------------------------------------------------------------
Note:
- If this post answers your question, please click the "Mark Correct" button. Thank you!

- We are following threads for 7 weeks after the last post, later replies are ignored
Please open a new thread and refer to the closed one, if you have a related question at a later point in time.
-------------------------------------------------------------------------------

0 件の賞賛