iMXRT 1170 Power sequencing issue

取消
显示结果 
显示  仅  | 搜索替代 
您的意思是: 

iMXRT 1170 Power sequencing issue

896 次查看
RobertCZ
Contributor I

Hi, I'm designing a custom board with the iMX RT 1176 MCU chip. I see some inconsistency regarding the required power sequencing, according to the MCU datasheet, and its actual implementation in the eval. board - MIMXRT1170-EVKB.

I'm talking about the VDDA_1P8 power rail that should be powered simultaneously as VDD_SOC_IN (MCU Datasheet Figure 4.). If both rails are powered by internal DCDC regulator outputs (DCDC_ANA for VDDA_1P8 and DCDC_DIG for VDD_SOC_IN), everything should be as shown in the power sequencing diagram.

The problem is that according to the evaluation board schematic, the VDDA_1P8 (called VDDA_1P8_IN in the schematic) rail is powered by an external LDO output (VDD_1V8), which is separate from power sequencing. So, the VDD_1V8 rail gets the power to the MCU (VDDA_ADC_1P8 and VDDA_1P8_IN) pins sooner than the internal DCDC is up and probably before VDD_SNVS and VDD_LPSR are powered on (or simultaneously, who knows)

Is the VDDA_1P8 part of the power sequencing, or can it be powered on regardless of whether other rails are already up?

Thanks!

 

标记 (1)
0 项奖励
回复
1 回复

828 次查看
Omar_Anguiano
NXP TechSupport
NXP TechSupport

Hello
Both ways of powering the VDDA_1P8 are correct. It is correct to power VDDA_1P8 with the same external LDO since it is powered with the same 3.3v source as the DCDC_IN, the difference in timing is the pswitch delay. For this, it is important that VDDA_1P8 is not powered before SNVS_IN.

Best regards,
Omar

0 项奖励
回复