# Hardware Development Guide for i.MX 6Quad, 6Dual, 6DualLite, 6Solo Families of Applications Processors IMX6DQ6SDLHDG Rev 0 10/2012 #### How to Reach Us: #### Home Page: www.freescale.com #### Web Support: http://www.freescale.com/support #### **USA/Europe or Locations Not Listed:** Freescale Semiconductor, Inc. Technical Information Center, EL516 2100 East Elliot Road Tempe, Arizona 85284 +1-800-521-6274 or +1-480-768-2130 www.freescale.com/support #### Europe, Middle East, and Africa: Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) www.freescale.com/support #### Japan: Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com #### Asia/Pacific: Freescale Semiconductor China Ltd. Exchange Building 23F No. 118 Jianguo Road Chaoyang District Beijing 100022 China +86 010 5879 8000 support.asia@freescale.com #### For Literature Requests Only: Freescale Semiconductor Literature Distribution Center +1-800 441-2447 or +1-303-675-2140 Fax: +1-303-675-2150 LDCForFreescaleSemiconductor @hibbertgroup.com Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document. Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part. Freescale, the Freescale logo, CodeWarrior, ColdFire, PowerQUICC, StarCore, and Symphony are trademarks of Freescale Semiconductor, Inc., Reg. U.S. Pat. & Tm. Off. CoreNet, QorlQ, QUICC Engine, and VortiQa are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. ARM is the registered trademark of ARM Limited. © 2012 Freescale Semiconductor, Inc. Document Number: IMX6DQ6SDLHDG Rev 0, 10/2012 | Paragraph<br>Number | Title | Page<br>Number | |---------------------|---------------------------------------------------------------------|----------------| | | Chapter 1<br>Design Checklist | | | 1.1 | Design checklist overview | 1-1 | | 1.2 | Design checklist tables | | | 1.3 | Bus isolation resistor | | | 1.4 | DDR reference circuit | | | 1.5 | I <sup>2</sup> C address | | | 1.6 | JTAG signal termination | 1-13 | | 1.7 | Oscillator tolerance | | | 1.8 | Unused analog interfaces | 1-14 | | | Chapter 2 | | | | i.MX6 Layout Recommendations | | | 2.1 | Basic design recommendations | 2-1 | | 2.1.1 | Fanout illustrations | 2-3 | | 2.1.2 | Placing decoupling capacitors | 2-4 | | 2.2 | Stackup recommendations | 2-4 | | 2.3 | DDR connection information | 2-6 | | 2.4 | DDR routing rules | 2-8 | | 2.5 | Routing considerations | 2-9 | | 2.5.1 | Swapping data lines | 2-10 | | 2.5.2 | DDR3 (64 bits) T topology considerations | 2-10 | | 2.5.3 | DDR3 (64 bits) Fly-by topology considerations | 2-10 | | 2.5.4 | 2 Gbyte recommendations | 2-10 | | 2.5.5 | 4 Gbyte recommendations | 2-11 | | 2.5.6 | Four chips T topology routing examples | 2-13 | | 2.5.7 | Eight chips fly-by topology routing examples | 2-17 | | 2.5.8 | High speed signal routing recommendations | 2-24 | | 2.5.9 | Ground plane recommendations | 2-25 | | 2.6 | DDR power recommendations | | | 2.7 | PCI Express interface recommendations | 2-28 | | 2.7.1 | PCI Express general routing guidelines | | | 2.7.2 | PCI Express coupling lane | | | 2.7.3 | Additional resources for PCI Express signal routing recommendations | 2-29 | | 2.8 | HDMI recommendations | | | 2.9 | SATA recommendations | 2-30 | | 2.10 | LVDS recommendations | 2-30 | | 2.11 | USB recommendations | | | Paragraph<br>Number | Title | Page<br>Number | |---------------------|---------------------------------------------------------------|----------------| | | | | | 2.12 | Impedance signal recommendations | | | 2.13 | Reference resistors | | | 2.14 | ESD and radiated emissions recommendations | | | 2.15 | Component placement recommendations | | | 2.16 | Reducing skew and phase problems in deferential pairs traces | 2-33 | | | Chapter 3 Requirements for Power Management | | | 3.1 | Power management requirements overview | 2.1 | | 3.1.1 | <u> </u> | | | 3.1.2 | Voltage domains overview | | | 3.1.2 | Requirements for a generic interface between chip and PF0100 | | | 3.3 | i.MX6 internal regulators | | | 3.4 | Connection diagrams | | | 3.5 | Video power recommendations | | | | Chapter 4 Using the Clock Connectivity Table | | | 4.1 | Root clocks | 3-1 | | 4.2 | Waking the core up from stop mode | | | | Chapter 5 Using the IOMUX Design Aid | | | 5.1 | Compatibility across the i.MX 6 series families of processors | 4-2 | | 5.2 | Application requirements | | | 5.3 | IOMUX tool version | 4-2 | | 5.4 | IOMUX tool location | 4-2 | | 5.5 | Learning to use the IOMUX tool | 4-2 | | | Chapter 6 Configuring JTAG Tools | | | | | | | 6.1 | JTAG tool requirements | | | 6.2 | Extra JTAG functionality | | | 6.3 | Updating your RealView ICE | | | 6.4 | Defining the JTAG chain | | | 6.5 | Reading a register with RealView Debugger v4.1 | | | 6.6 | CoreSight Base address references | 5-7 | | | | | | Paragraph<br>Number | Title | Page<br>Number | |---------------------|---------------------------------------------------------------------------|----------------| | Number | | Number | | | Chapter 7 Avoiding Board Bring-up Problems | | | 7.1 | Using a current monitor to avoid power pitfalls | 6-1 | | 7.2 | Using a voltage report to avoid power pitfalls | | | 7.3 | Checking for clock pitfalls | | | 7.4 | Avoiding reset pitfalls | 6-3 | | 7.5 | Sample board bring-up checklist | 6-4 | | | Chapter 8 | | | | Understanding the IBIS Model | | | 8.1 | IBIS structure and content | 7-1 | | 8.2 | Header Information | 7-2 | | 8.3 | Component and pin information | | | 8.4 | Model information | 7-4 | | 8.4.1 | IV information | | | 8.4.2 | VT information | | | 8.4.3 | Golden Model VT information | | | 8.5 | Freescale naming conventions for model names and usage in i.MX6 IBIS file | | | 8.5.1 | [Model Selector] ddr | | | 8.5.1.1 | DDR [Model Selector] | | | 8.5.1.2 | RGMII | | | 8.5.2 | [Model Selector] gpio | | | 8.5.3 | [Model Selector] lvds | | | 8.5.4 | [Model Selector] mlb | | | 8.5.5 | [Model Selector] USB | | | 8.5.6 | List of pins not modeled in the i.MX6 IBIS file | | | 8.6 | Quality assurance for the IBIS models | | | 8.7 | IBIS usage | | | 8.8 | References | 7-13 | | | Chapter 9 | | | | Using the Manufacturing Tool | | | 9.1 | Overview | | | 9.2 | Feature summary | | | 9.3 | Other references | 8-1 | | Number | Title | Page<br>Number | |--------|-------------------------------------------------------|----------------| | | Chapter 10 Using BSDL for Board-level Testing | | | 10.1 | BSDL overview | 9-1 | | 10.2 | How BSDL functions | 9-1 | | 10.3 | Downloading the BSDL file | 9-1 | | 10.4 | Pin coverage of BSDL | 9-1 | | 10.5 | Boundary scan operation | 9-2 | | 10.6 | IO pin power considerations | | | | Chapter 11 | | | | Using the RMII Interface | | | 11.1 | Overview | 10-1 | | 11.2 | Configuring the RMII signal connections | | | 11.3 | Generating the reference clock | 10-4 | | 11.4 | Generating the reference clock on chip | 10-4 | | 11.4.1 | Using the GPIO_16 pin to generate the reference clock | 10-5 | | 11.4.2 | Using RGMII_TX_CTL to generate the reference clock | 10-6 | | 11.5 | Using an external clock | 10-7 | Appendix A Development Platforms Appendix B Revision History # **Chapter 1 Design Checklist** # 1.1 Design checklist overview This chapter provides a design checklist for the following i.MX 6 series families of processors: - i.MX 6Quad - i.MX 6Dual - i.MX 6DualLite - i.MX 6Solo The design checklist tables (Table 1-1–Table 1-14) contain recommendations for optimal design. Where appropriate, the checklist tables also provide an explanation of the recommendation so that users have a greater understanding of why certain techniques are recommended. All supplemental tables referenced by the checklist appear in sections following the design checklist tables. See also the application note "Common Hardware Design for i.MX 6Dual/6Quad and i.MX 6Solo/6DualLite" (AN4397). # 1.2 Design checklist tables Table 1-1. DDR recommendations | Checkbox | Recommendation | Explanation/supplemental recommendation | |----------|---------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | 1. Connect ZQPAD to an external 240 $\Omega$ 1% resistor to GND. | This is a reference used during DRAM output buffer driver calibration. | | | 2. Connect DRAM_VREF to a source that is 50% of the voltage value of NVCC_DRAM. | <ul> <li>The user may tie DDR_VREF to a precision external resistor divider. Shunt each resistor with a closely-mounted 0.1 F capacitor. See Table 1-15 for resistor values. Using resistors with recommended tolerances ensures the ±2% DDR_VREF tolerance per the DDR3 specification.</li> <li>The user can use a PMIC's tracking regulator as used on Freescale reference designs. A tracking regulator is recommended as a reference for memory configurations of more than four devices.</li> </ul> | Table 1-1. DDR recommendations | Checkbox | Recommendation | Explanation/supplemental recommendation | |----------|-------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | 3. Connect DRAM_RESET to a 10 k $\Omega$ 5% pulldown resistor to GND. | DDR3: DRAM_RESET should be pulled down to meet the JEDEC sequence until the controller is configured and starts driving. DRAM_RESET should be kept high when DDR3 enters self-refresh mode. LPDDR2: DRAM_RESET pull is not necessary. Some Freescale reference designs use a 1% resistor simply to consolidate the BOM. DRAM_RESET is an active-low signal. | | | 4. DRAM_SDCKE0 and DRAM_SDCKE1 should be connected to individual 10 k $\Omega$ 5% resistors to GND. | To minimize current drain, the Freescale BSP (board-support package) disables the EMI I/O during DSM (deep-sleep mode). A pull-down resistor ensures that the DRAM is in the proper state during DSM. • For LPDDR2: SDCKE[1:0] must be pulled down to meet the JEDEC sequence until the controller is configured and starts driving. • For DDR3: SDCKE[1:0] pull-down is not required to meet JEDEC. | | | <b>5.</b> Make sure that the correct LPDDR2 function is connected to the correct I/O. Note that this does not necessarily correspond to the I/O name. | MMDC IO names are for the DDR3 default. When LPDDR2 is selected, the I/O name (DDR3 MMDC PAD) does not match with the LPDDR2 functionality. See the "LPDDR2 and DDR3 pin mux mapping" table in the "Multi Mode DDR Controller (MMDC)" chapter in your chip reference manual. | Table 1-2. EIM recommendations for developer's boot modes | Checkbox | Recommendation | Explanation/supplemental recommendation | |----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | 1. When EIM boot signals are used as the system's EIM signals, other functions, or GPIO outputs after boot, use a passive resistor network to select the desired boot mode for development boards. | Because only resistors are used, EIM bus loads can cause current drain, leading to higher (false) supply current measurements. Each EIM boot signal should connect to a series resistor to isolate the bus from the resistors and/or switchers; see Figure 1-1. Each configured EIM boot signal sees either a 14.7 k $\Omega$ pulldown or a 4.7 k $\Omega$ pullup. For each switch-enabled pulled-up signal, the supply is presented with a 10 k $\Omega$ current load. | Table 1-2. EIM recommendations for developer's boot modes | Checkbox | Recommendation | Explanation/supplemental recommendation | |----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | <ul> <li>2. To reduce incorrect boot-up mode selections, do one of the following:</li> <li>Use EIM boot interface lines only as processor outputs. Ensure EIM boot interface lines are not loaded down such that the level is interpreted as low during power up, when the intent is to be a high level, or vice versa.</li> <li>If an EIM boot signal must be configured as an input, isolate the EIM signal from the target driving source with one analog switch and apply the logic value with a second analog switch. Alternately, peripheral devices with three-state outputs may be used; ensure the output is high-impedance during the boot up interval.</li> </ul> | Using EIM boot interface lines as inputs may result in a wrong boot up due to the source overcoming the pull resistor value. A peripheral device may require the EIM signal to have an external or on-chip resistor to minimize signal floating. If the usage of the EIM boot signal affects the peripheral device, then an analog switch, open collector buffer, or equivalent should isolate the path. A pullup or pulldown resistor at the peripheral device may be required to maintain the desired logic level. Review the switch or device data sheet for operating specifications. | | | <b>3.</b> The BOOT_CFG signals are required for proper functionality and operation and should not be left floating. | See the "System Boot" chapter in your chip reference manual for the correct boot configuration. Note that an incorrect setting may result from an improper booting sequence. | Table 1-3. Boot mode input recommendations | Checkbox | Recommendation | Explanation/supplemental recommendation | |----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | <ol> <li>For BOOT_MODE1 and BOOT_MODE0, use one of the following options to achieve logic 0:</li> <li>Tie to GND through any size external resistor</li> <li>Tie directly to GND</li> <li>Float</li> <li>For logic 1, use one of the following:</li> <li>Tie directly to the VDD_SNVS_IN rail</li> <li>Tie to the VDD_SNVS_IN rail through an external resistor 10 kΩ. A value of 4.7 kΩ is preferred in high-noise environments.</li> <li>If switch control is desired, no external pulldown resistors are necessary. Simply connect SPST switches directly to the VDD_SNVS_IN rail. If desired, a 4.7 kΩ to 10 kΩ series resistor can be used when current drain is critical.</li> </ol> | Boot inputs BOOT_MODE1 and BOOT_MODE0 each have on-chip pulldown devices with a nominal value of 100 $k\Omega$ , a projected minimum of 60 $k\Omega$ , and a projected maximum of 140 $k\Omega$ . Be aware that when these are logic high, current is drawn from the VDD_SNVS supply. In production, when on-chip fuses determine the boot configuration, both boot mode inputs can be no connects. | #### Table 1-4. I<sup>2</sup>C recommendations | Checkbox | Recommendation | Explanation/supplemental recommendation | |----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | 1. Verify the target I <sup>2</sup> C interface clock rates. | The bus can only operate as fast as the slowest peripheral on the bus. If faster operation is required, move the slow devices to another I <sup>2</sup> C port | | | 2. Verify that the target I <sup>2</sup> C address range is supported and does no conflict with other peripherals. If there is an unavoidable address conflict, move the offending device to another I <sup>2</sup> C port. See Table 1-16. | <ul> <li>These chips support up to:</li> <li>Three I<sup>2</sup>C ports for the i.MX 6Quad and 6Dual families</li> <li>Four I<sup>2</sup>C ports for the i.MX 6DualLite and 6Solo families.</li> <li>If it is undesirable to move a conflicting device to another I<sup>2</sup>C port, review the peripheral operation to see if it supports remapping the address.</li> </ul> | | | 3. Do not place more than one set of pullup resistors on the I <sup>2</sup> C lines. | This can result in excessive loading. Good design practice is to place one pair of pullups only. | Table 1-5. JTAG recommendations | Checkbox | Recommendation | Explanation/supplemental recommendation | |----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | Do not use external pullup or pulldown resistors on JTAG_TDO. | JTAG_TDO is configured with an on-chip keeper circuit such that the floating condition is actively eliminated if an external pull resistor is not present. An external pull resistor on JTAG_TDO is detrimental. See Table 1-18 for a summary of the JTAG interface. | | | 2. Ensure that the on-chip pullup/pulldown configuration is followed. If external resistors are used with JTAG signals, with the exception of JTAG_TDO. For example, do not use an external pulldown on an input that has an on-chip pullup. | External resistors can be used with all JTAG signals except JTAG_TDO, but they are not required. See Table 1-18 for a summary of the JTAG interface. | | | 3. JTAG_MOD may be referred to as SJC_MOD in some documents. Both names refer to the same signal. JTAG_MOD should be externally connected to GND for normal operation in a system. Termination to GND through an external pulldown resistor is allowed. Use $\leq 4.7~\text{k}\Omega.$ | When JTAG_MOD is low, the JTAG interface is configured for common software debug, adding all the system taps to the chain. When JTAG_MOD is high, the JTAG interface is configured to a mode compliant with the IEEE 1149.1 standard. | Table 1-6. Power and decouple recommendations | Checkbox | Recommendation | Explanation/supplemental recommendation | |----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | 1. Comply with the power-up sequence guidelines as described in the data sheet to guarantee reliable operation of the device. | Any deviation from these sequences may result in the following situations: • Excessive current during power-up phase • Prevention of the device from booting • Irreversible damage to the processor (worst-case scenario) | | | 2. Do not overload coin cell backup power rail VSNVS. Note that the following I/Os are associated with VSNVS; most inputs have on-chip pull resistors and do not require external resistors: • POR_B – on-chip pullup; see Table 1-8 #7 • ONOFF – on-chip pullup; see Table 1-8 #1 • BOOT_MODE0 – on-chip pulldown; see Table 1-2 #2 • BOOT_MODE1 – on-chip pulldown; see Table 1-2 #2 • TAMPER – on-chip pulldown • PMIC_STBY_REQ – push-pull output • PMIC_ON_REQ – push-pull output • TEST_MODE – on-chip pulldown; see Table 1-13 #5 | Freescale PMIC PMPF0100 VSNVS regulator is limited to 400 μA output current. Concerning i.MX6: • When VDD_SNVS_IN = VDDHIGH_IN, SNVS domain current is drawn from both equally. • When VDDHIGH_IN > VDD_SNVS_IN, VDDHIGH_IN supplies all SNVS domain current and current flows into VDD_SNVS_IN to charge a coin cell battery. • When VDD_SNVS_IN > VDDHIGH_IN, VDD_SNVS_IN supplies current to SNVS, and some current flows into VDDHIGH_IN. Note: VDDHIGH_In must be valid (above the internal detector threshold) for the current flow to occur. Thus, current flow only happens when VDDHIGH is powered to a level below VDDSNVS_IN. If VDDHIGH_IN is off or low, no extra current is drawn from VDDSNVS_IN. The whole circuit assumes it is charging a coin cell and starts charging when VDDHIGH_IN is valid. If you are driving VDDSNVS_IN with a non-battery power source, it must be at the same level as VDDHIGH_IN or current will flow between them. • When VDD_SNVS_IN is not powered by a battery, it is recommended that VDD_SNVS_IN ≥ VDDHIGH_IN. If VDD_SNVS_IN is tied to a battery, the battery eventually discharges to a value equal to that of VDDHIGH_IN. The battery chemistry may add restrictions to VDDHIGH_IN's voltage range. External charging components should be based on the battery manufacturer's specifications. | | | <ul> <li>3. One 22 μF bulk capacitor should be connected to each of these on-chip LDO regulator outputs:</li> <li>VDDARM_CAP</li> <li>VDDARM23_CAP</li> <li>VDDSOC_CAP</li> <li>VDDPU_CAP</li> <li>A 22 μF bulk capacitor must be placed as near as possible with pins/vias. The distance should be less than 50mil between bulk cap and VDDxx_CAP pins. Decoupling capacitors such as 0.1 μF or 0.22 μF should also be used.</li> </ul> | If the nominal capacitance value is larger than recommended, power-up ramp time is excessive and operation cannot be guaranteed. Note that the ramp up time is constant. Larger capacitors mean more inrush current. Select small capacitors with low ESR (equivalent series resistance). The 22 μF bulk capacitors should be placed as close as possible to the associated VDDxx_CAP ball, with trace widths and via sizes appropriate to the expected current draw. A trace length of less than 50 mil is recommended. | Table 1-6. Power and decouple recommendations | Checkbox | Recommendation | Explanation/supplemental recommendation | |----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | <ul> <li>4. One 10 μF bulk capacitor should be connected to each of these on-chip LDO regulator outputs:</li> <li>VDDHIGH_CAP</li> <li>NVCC_PLL_OUT</li> <li>VDDUSB_CAP.</li> <li>Decoupling capacitors such as 0.1 μF or 0.22 μF should also be used.</li> </ul> | If the nominal capacitance value is larger than recommended, power-up ramp time is excessive and operation cannot be guaranteed. Select small capacitors with low ESR. These LDOs should only be used to power the loads as described in your chip reference manual. | | | 5. One 2.2 $\mu\text{F}$ bulk capacitor should be connected to VDD_SNVS_CAP, an on-chip LDO regulator output. A decoupling capacitor such as 0.1 $\mu\text{F}$ or 0.22 $\mu\text{F}$ should also be used. | If the nominal value is larger than recommended, power-up/down ramp time is excessive and suspend/resume operation cannot be guaranteed. Select small capacitors with low ESR. Do not connect an external load to this LDO output. | | | 6. Maximum ripple voltage requirements. | Common requirement for ripple noise should be less than 5% Vp-p of supply voltage average value. Related power rails affected: all VDDxxx_IN and VDDxxx_CAP. | | | 7. NVCC_LVDS2P5 must be powered on even when not using the LVDS interface. | The DDR pre-drivers share the NVCC_LVDS2P5 power rail with the LVDS interface. | | | 8. Account for the different power design on NVCC_EIM between i.MX 6Quad and 6Dual chips and i.MX 6DualLite and 6Solo chips. | i.MX 6Quad and 6Dual chips can support three different EIM power rail voltage levels: NVCC_EIM0(K19), NVCC_EIM1(L19), and NVCC_EIM2(M19). i.MX 6DualLite and 6Solo chips support one EIM power rail: NVCC_EIM (K19, L19, M19). The three power contacts must be connected to same power supply. | | | 9. A schottky diode may be required between VDDHIGH_IN and VDD_SNVS_IN. Connect the cathode to VDD_SNVS_IN. Alternately, VDDHIGH_IN and VDD_SNVS_IN can be tied together if the real-time clock function is not needed during system power down. | When no power is supplied to VDD_VSNVS_IN, the diode limits the voltage difference between on-chip power domains SNVS_HP and SNVS_LP to approximately 0.3 V. The processor is designed to allow current flow between SNVS_HP and SNVS_LP proportional to the voltage difference. Occasionally, this functionality may not work until some critical voltage threshold is reached. At that point, on-chip current flow would be excessive, resulting in damage to the processor. This scenario never happens in designs with i.MX processor control of Freescale's PF0100 PMIC's PWRON input. If the PMIC's LICELL input (which powers the VSNVS LDO) is not present, there cannot be a PMIC_ON_REQ signal from the processor to start the PMIC. Other voltage rails, including VDDHIGH_IN, cannot come up. This scenario may occur when VDD_SNVS_IN is directly supplied solely by a Lithium-Ion coin cell, and the processor feature of charging the coin cell from VDDHIGH_IN through SNVS_HP and SNVS_LP is used. If the coin cell is low or depleted, the occasional current surge inside the processor would result in on-chip damage.Note that Freescale does not have a development platform design that uses this feature. | Table 1-7. Oscillator and clock recommendations | Checkbox | Recommendation | Explanation/supplemental recommendation | |----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | 1. Precision 32.768 kHz oscillator Connect a crystal between RTC_XTALI and RTC_XTALO. Choose a crystal with a maximum of 100 k $\Omega$ ESR (equivalent series resistance) and follow the manufacturer's recommendation for loading capacitance. Do not use an external biasing resistor because the bias circuit is on-chip. | The capacitors implemented on either side of the crystal are about twice the crystal load capacitance. To hit the target oscillation frequency, board capacitors need to be reduced to compensate for board and chip parasitic capacitance; typically 15–16 pF is employed. The integrated oscillation amplifier has an on-chip self-biasing scheme, but is high-impedance (relatively weak) to minimize power consumption. Care must be taken to limit parasitic leakage from RTC_XTALI and RTC_XTALO to either power or ground (> 100 $\mathrm{M}\Omega$ ) as this negatively affects the amplifier bias and causes a reduction of startup margin. Use short traces between the crystal and the processor, with a ground plane under the crystal, load capacitors, and associated traces. | | | 2. External kilohertz source If feeding an external clock into the device, RTC_XTALI can be driven DC-coupled with RTC_XTALO floated or driven with a complimentary signal. | The logic level of this driving clock should not exceed the potential of VDD_SNVS_CAP and the frequency should be <100 kHz under typical conditions. Do not exceed VDD_SNVS_CAP or damage/malfunction may occur. The RTC_XTALI signal should not be driven if the VDD_SNVS_CAP supply is off. This can lead to damage or malfunction. The RTC_XTALI signal level must swing from 80% of VDD_SNVS_CAP to 0.2 V. Note that if this external clock is stopped, the internal ring oscillator kicks in automatically. | | | 3. Loose-tolerance 40 kHz oscillator An on-chip loose-tolerance ring oscillator is available of approximately 40 kHz. If RTC_XTALI is tied to GND and RTC_XTALO is floating, the on-chip oscillator is automatically engaged. | When a high-accuracy real-time clock is not required, the system may use the on-chip 40 kHz oscillator. The tolerance is ± 50%. The ring oscillator starts faster than an external crystal and is used until the external crystal reaches stable oscillation. The ring oscillator also kicks in automatically if no clock is detected at RTC_XTALI at any time. | | | <b>4.</b> Precision 24 MHz oscillator Connect a fundamental-mode crystal between XTALI and XTALO. An 80 $\Omega$ typical ESR crystal rated for a maximum drive level of 250 $\mu$ W is acceptable. Alternately, a 50 $\Omega$ typical ESR crystal rated for a maximum drive level of 200 $\mu$ W may be used. Freescale BSP software requires 24 MHz on this clock. | This clock is used as a reference for USB, PCIe, and SATA, so there are strict frequency tolerance and jitter requirements. See Table 1-19 for guidelines. See the crystal oscillator (XTALOSC) reference manual chapter and relevant interface specification chapters for details. | | | 5. External megahertz source If feeding an external clock into the device, XTALI can be driven DC-coupled with XTALO floated. | The XTALI signal level must swing from ~80% of NVCC_PLL_OUT to ~0.2 V. This clock is used as a reference for USB, PCIe, and SATA, so there are strict frequency tolerance and jitter requirements. See Table 1-19 for guidelines. See the crystal oscillator (XTALOSC) reference manual chapter and relevant interface specification chapters for details. | Table 1-7. Oscillator and clock recommendations | Checkbox | Recommendation | Explanation/supplemental recommendation | |----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | 6. CLK1_P/CLK1_N and CLK2_P/CLK2_N are LVDS input/output differential pairs compatible with TIA/EIA-644 standard. The frequency range is 0 to 600 MHz. Alternatively, a single-ended signal can be used to drive a CLKx_P input. In this case, the corresponding CLKx_N input should be tied to a constant voltage level equal to 50% of VDDHIGH_CAP. Termination should be provided with high-frequency signals. See the LVDS pad electrical specification in the data sheet for further details. After initialization, the CLKx inputs/outputs can be disabled (if not used) by the PMU_MISC1 register. If unused, any or both of the CLKx_N/P pairs may be left floating. | <ul> <li>The clock inputs/outputs are general-purpose differential high-speed clock Input/outputs.</li> <li>Any or both of them can be configured:</li> <li>As inputs to feed external reference clocks to the on-chip PLLs and/or modules, for example as alternate reference clock for PCIe or/and SATA or video/audio interfaces.</li> <li>As outputs to be used as either a reference clock or as a functional clock for peripherals, for example an output of the PCIe master clock (root complex use).</li> <li>See your chip reference manual for details on the respective clock trees.</li> </ul> | | | 7. Bias XTALI with a 2.2 M $\Omega$ resistor to GND. Mount the resistor close to the XTALI ball. | The XTALI bias must be adjusted externally to ensure reasonable start-up time. Without the resistor, start-up time may be 200 ms or more. | Table 1-8. Reset and ONOFF recommendations | Checkbox | Recommendation | Explanation/supplemental recommendation | |----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | 1. The POR_B input must be asserted low at power-up and remain asserted until after the last power rail for devices required for system boot are at their working voltage. | A reset switch may be wired to the chip's POR_B, which is a cold-reset negative-logic input that resets all modules and logic in the IC. POR_B may be used in addition to internally generated power-on reset signal (logical AND, both internal and external signals are considered active low). | | | 2. For portable applications, the ONOFF input may be connected to an ON/OFF SPST push-button switch. On-chip debouncing is provided, and this input has an on-chip pullup. If not used, ONOFF should be a no connect. | A brief connection to GND in OFF mode causes the internal power management state machine to change state to ON. In ON mode, a brief connection to GND generates an interrupt (intended to be a software-controllable power down). An approximate 5 second or more connection to GND causes a forced OFF. | #### **Table 1-9. Gigabit Ethernet Recommendations** | Checkbox | Recommendation | Explanation/supplemental recommendation | |----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | 1. This chip requires a 125 MHz reference clock feeding the ENET_REF_CLK input. This reference clock should either be a line-recovered clock provided from the PHY or the same clock provided to the PHY to be used as the PHY reference clock. Designers should be aware of the 125 MHz reference output level of the PHY because ENET_REF_CLK is on the NVCC_ENET supply rail, not the NVCC_RGMII rail. | If NVCC_ENET is powered at 3.3 V, the minimum VIH level is 70% of 3.3 V or 2.3 V. Designers should ensure that there is margin to this minimum value. A starting value could be 500 mV margin, resulting in a requirement of 2.8 V for the logic high. See the Freescale Smart Devices development designs for a suitable low-cost level translator. | | | 2. For IEEE-1588 operation, the GPIO_16 ball must be configured as either one of the following: • A no connect to allow the internal time stamp clock to route through its IOMUX cell to the RGMII interface • Driven by an external clock source for the time stamp | This allows use of time stamping on the RGMII interface. | #### Table 1-10. PCle recommendations | Checkbox | Recommendation | Explanation/supplemental recommendation | |----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | 1. Termination is required on the differential clock lines. Connect two 49.9 $\Omega$ resistors, one between REFCLK-and GND, the other between REFCLK+ and GND. Alternately, Connect a 100 $\Omega$ resistor between REFCLK- and REFCLK+. | These termination resistors should be placed as close as possible to the receiver device inputs in case the chip LVDS clock outputs are used as the REFCLK source for the PCIe endpoint device. | #### Table 1-11. HDMI recommendations | Checkbox | Recommendation | Explanation/supplemental recommendation | |----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | 1. The designer must ensure that a suitable level shifter and driver be used to interface the chip's I <sup>2</sup> C with the HDMI monitor. In addition, ESD (electrostatic discharge) protection must be used on all HDMI single-ended and differential signals mounted near the board's HDMI connector. | The i.MX 6 processors' I <sup>2</sup> C cannot operate at the 5 V required by HMDI EDID. The i.MX 6 processors' supply limit is 3.6 V maximum. The designer could consider the ON Semiconductor CM2020 for ESD protection and I <sup>2</sup> C level conversion. Note: Freescale cannot recommend one supplier over another and does not suggest that this is the only HDMI interface chip supplier. | | | 2. DDC (EDID) must be on a dedicated I <sup>2</sup> C (DDC_SCL/DDC_SDA) port when HDCP (High-Bandwidth Digital Content) is enabled. | When HDCP is enabled, a dedicated I <sup>2</sup> C is controlled by the HDMI PHY to exchange the HDCP encryption key and must sync several times per second. DDC does not behave like a common I <sup>2</sup> C and cannot be controlled by the ARM CPU with HDCP enabled. | #### Table 1-12. USB recommendations | Checkbox | Recommendation | Explanation/supplemental recommendation | |----------|-------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------| | | 1. USB OTG To comply with the USB OTG specification, the VBUS supply on the OTG connector should default to off when the boards power up. | The processor should turn VBUS on as required. | | | 2. USB Host USB_H1_VBUS should be directly connected to a 5 V supply. | Tie USB_H1_VBUS to an unswitched 5 V supply for the typical use case. However, if the your system is a USB device, then USB_H1_VBUS may be a no connect. | #### Table 1-13. Reference resistor recommendations | Checkbox | Recommendation | Explanation/supplemental recommendation | |----------|-----------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------| | | 1. HDMI_REF – Connect an external 1.6 k $\Omega$ 1% resistor to GND. | If HDMI is unused, this contact should be a no connect. | | | 2. SATA_REXT – Connect an external 191 $\Omega$ 1% resistor to GND. | The impedance calibration process requires connection of this reference resistor. If SATA is unused, this contact should be a no connect. | | | 3. PCIE_REXT – Connect an external 200 $\Omega$ 1% resistor to GND. | The impedance calibration process requires connection of this reference resistor. If PCIe is unused, this contact should be a no connect. | | | <b>4.</b> CSI_REXT – Connect an external 6.04 kΩ 1% resistor to GND. | If CSI is unused, this contact should be a no connect. | | | 5. DSI_REXT – Connect an external 6.04 k $\Omega$ 1% resistor to GND. | If DSI is unused, this contact should be a no connect. | #### Table 1-14. Miscellaneous recommendations | Checkbox | Recommendation | Explanation/supplemental recommendation | |----------|----------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------| | | 1. The TEST_MODE input is internally connected to an on-chip pulldown device. The user must either float this signal or tie it to GND. | This input is reserved for Freescale manufacturing use. | | | 2. For termination of unused analog interfaces, see Table 1-20. | _ | | | 3. VDD_FA and FA_ANA should be tied to GND. | These inputs are reserved for Freescale manufacturing use. Best practice is to tie them to ground to avoid floating inputs. | | | 4. GPANAIO must be a no connect. | This output is reserved for Freescale manufacturing use. | | | 5. NC contacts are no connect and should be floated. | There is no physical connection to the chip inside the BGA package. | #### 1.3 Bus isolation resistor The following figure provides supporting information for Table 1-2, recommendation #1. Figure 1-1. Boot configuration for development mode ### 1.4 DDR reference circuit The following table is a resistor chart (see Table 1-1 recommendation #2). The recommendations are appropriate for designs with DDR memory chips with a maximum Vref input current of 2µA each. | Number of DRAM with 2 μA Vref input current | Resistor divider value<br>(2 resistors) | |---------------------------------------------|-----------------------------------------| | 2 | 1.21 kΩ 1% | | 2 | 1.54 kΩ 0.5% | | 2 | 2.32 kΩ 0.1% | | 4 | 768 Ω 1% | Table 1-15. DDR Vref resistor sizing guideline Table 1-15. DDR Vref resistor sizing guideline (continued) | Number of DRAM with 2 μA Vref input current | Resistor divider value<br>(2 resistors) | |---------------------------------------------|-----------------------------------------| | 4 | 1 kΩ 0.5% | | 4 | 1.5 kΩ 0.1% | # 1.5 I<sup>2</sup>C address The following table shows a spreadsheet approach to avoid I<sup>2</sup>C conflicts as referenced in Table 1-4 recommendation #2. #### **NOTE** The example in this section only applies to the Freescale reference design board Notice that although there are no slave address conflicts, the shaded cell in the table highlights a potential bus speed issue as discussed in Table 1-3 recommendation #1. The AM-FM tuner limits the maximum bus rate to 250 kbps, but the bus data rate cannot exceed the slowest peripheral on the bus. If the system cannot tolerate the 250 kbps rate for proper operation, the AM-FM tuner must be moved to another $I^2C$ port. If the $I^2C$ bus rate exceeded the AM-FM tuner module's maximum bus rate, the I2C bus operation might fail or become unpredictable. The slow peripheral may unpredictably take over the bus or might malfunction in some other way. Table 1-16. I<sup>2</sup>C bus example spreadsheet | Peripheral | Bus activity level | Speed (kbps) | Slave addresses supported on the peripheral (hex) | Selected system address (hex) | |---------------|--------------------|--------------|---------------------------------------------------|-------------------------------| | PMIC | Low | 400 | 68 | 68 | | Port Expander | Low | 400 | 30, 32, 34 | 30 | | AM-FM Tuner | Med | 250 | C0, C2, C4, C6 | C0 | | A/D Converter | Med | 400 | 40, 42 | 40 | | Audio CODEC | Low | 400 | 90, 92, 94, 96 | 90 | Assuming the system can function properly with a reduced bus rate of 250 kbps, the following table provides a possible I<sup>2</sup>C port usage table. Table 1-17. I<sup>2</sup>C port usage scenario | i.MX6 I <sup>2</sup> C ports | Ball name | Function | Speed (kbps) | |------------------------------|-----------|----------|--------------| | Port 1 | | | | | Port 1 | | | | Table 1-17. I<sup>2</sup>C port usage scenario (continued) | i.MX6 I <sup>2</sup> C ports | Ball name | Function | Speed (kbps) | |------------------------------|-----------|----------|--------------| | Port 2 | KEY_ROW3 | I2C2_SDA | 250 | | Port 2 | EIM_EB2 | I2C2_SCL | 250 | | Port 3 | | | | | Port 3 | | | | # 1.6 JTAG signal termination The following table is a JTAG termination chart (see recommendations in Table 1-5). Table 1-18. JTAG interface summary | JTAG signal | I/O type | On-chip termination | External termination | |-------------|----------------|---------------------|------------------------------------| | JTAG_TCK | Input | 47 kΩ pullup | Not required; can use 10 kΩ pullup | | JTAG_TMS | Input | 47 kΩ pullup | Not required; can use 10 kΩ pullup | | JTAG_TDI | Input | 47 kΩ pullup | Not required; can use 10 kΩ pullup | | JTAG_TDO | 3-state output | Keeper | Do not use pullup or pulldown | | JTAG_TRSTB | Input | 47 kΩ pullup | Not required; can use 10 kΩ pullup | | JTAG_MOD | Input | 100 kΩ pullup | Use 1 kΩ pulldown or tie to GND | #### 1.7 Oscillator tolerance The following table provides 24 MHz oscillator tolerance guidelines (see Table 1-7, recommendations #4 and #5). Because these are guidelines, the designer must verify all tolerances per the official specifications. Table 1-19. 24 MHz crystal tolerance guidelines | Interface | Tolerance<br>(± ppm) | |-----------|----------------------| | Ethernet | 50 | | HDMI | 100 | | SATA | 350 | Table 1-19. 24 MHz crystal tolerance guidelines (continued) | Interface | Tolerance<br>(± ppm) | |-----------|----------------------| | USB2.0 | 500 | | PCle | 300 | # 1.8 Unused analog interfaces Table 1-20 shows the recommended connections for unused analog interfaces (see Table 1-14, recommendation #2). Table 1-20. Recommended connections for unused analog interfaces | Module | Contact name | Recommendations if unused | |--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------| | ССМ | CLK1_N, CLK1_P, CLK2_N, CLK2_P | Float | | CSI | CSI_CLK0M, CSI_CLK0P, CSI_D0M, CSI_D0P, CSI_D1M, CSI_D1P, CSI_D2M, CSI_D2P, CSI_D3M, CSI_D3P, CSI_REXT | Float | | DSI | DSI_CLK0M, DSI_CLK0P, DSI_D0M, DSI_D0P, DSI_D1M, DSI_D1P, DSI_REXT | Float | | HDMI | HDMI_CLKM, HDMI_CLKP, HDMI_D0M, HDMI_D0P, HDMI_D1M, HDMI_D1P, HDMI_D2M, HDMI_D2P, HDMI_DDCEC, HDMI_HPD, HDMI_REF | Float | | | HDMI_VP, HDMI_VPH | Ground | | LDB | LVDS0_CLK_N, LVDS0_CLK_P, LVDS0_TX0_N, LVDS0_TX0_P, LVDS0_TX1_N, LVDS0_TX1_P, LVDS0_TX2_N, LVDS0_TX2_P, LVDS0_TX3_N, LVDS0_TX3_P, LVDS1_CLK_N, LVDS1_CLK_P, LVDS1_TX0_N, LVDS1_TX0_P, LVDS1_TX1_N, LVDS1_TX1_P, LVDS1_TX2_N, LVDS1_TX2_P, LVDS1_TX3_N, LVDS1_TX3_P | Float | | MLB | MLB_CN, MLB_CP, MLB_DN, MLB_DP, MLB_SN, MLB_SP | Float | | PCle | PCIE_REXT, PCIE_RXM, PCIE_RXP, PCIE_TXM, PCIE_TXP | Float | | | PCIE_VP, PCIE_VPH, PCIE_VPTX | Ground | | RGMII | RGMII_RD0, RGMII_RD1, RGMII_RD2, RGMII_RD3, RGMII_RX_CTL, RGMII_RXC, RGMII_TD0, RGMII_TD1, RGMII_TD2, RGMII_TD3, RGMII_TX_CTL, RGMII_TXC | Float | | SATA | SATA_REXT, SATA_RXM, SATA_RXP, SATA_TXM, SATA_TXP | Float | | | SATA_VP, SATA_VPH | Ground <sup>1</sup> | | USB | USB_H1_DN, USB_H1_DP, USB_H1_VBUS, USB_OTG_CHD_B, USB_OTG_DN, USB_OTG_DP, USB_OTG_VBUS | Float | <sup>1</sup> SATA\_VP, SATA\_VPH pins in i.MX 6Quad and i.MX 6Dual chips cannot be tied to GND if you are also using BSDL. # **Chapter 2** i.MX6 Layout Recommendations This chapter provides recommendations to assist design engineers with the correct layout of their i.MX6-based system. The majority of the chapter discusses the implementation of the DDR interface, but it also provides recommendation for power, the HDMI, SATA, LVDS, USB, PCIe, reference resistors, and ESD and related emissions. This chapter uses the i.MX6DQ SABRE SD board as its reference for illustrating the key concepts. Refer to the existing i.MX6DQ SABRE SD board layout files as a companion to this chapter. # 2.1 Basic design recommendations The i.MX6 processor comes in a $21 \times 21$ mm package with 0.8 mm ball pitch. The ball-grid array contains 25 rows and 25 columns, making it a 624 ball BGA package. For detailed information about the package, see the i.MX6 Consumer and Automotive datasheets. The following figure shows the ball-grid array. Figure 2-2 shows additional package information. Figure 2-1. i.MX 6DQ/SDL ball-grid array Figure 2-2. i.MX 6DQ/6SDL package information It is critical to maintain the recommended footprint of a 16 mils pad with a 20 mil open solder mask for ease of fanout. In this case, the solder paste is the same as the pad with 16 mil, which allows an air gap of 15.496-mil between pads. When using the Allegro tool, optimal practice is to use the footprint as created by Freescale. When not using the Allegro tool, use the Allegro footprint export feature (supported by many tools). If export is not possible, create the footprint as per the package mechanical dimensions outlined in the product data sheet. #### 2.1.1 Fanout illustrations The following figures show the top and bottom layer fanouts for the i.MX6DQ chip. Figure 2-3. i.MX6DQ fanout example, top layer view Figure 2-4. i.MX6DQ fanout example, bottom view The colors signify the following: - Top layer (Figure 2-3) - -- Red = etch - Yellow = pad #### i.MX6 Layout Recommendations - Gray = vias - Bottom layer (Figure 2-4) - Cyan = GND net - Brown = power rails #### 2.1.2 Placing decoupling capacitors The fanout scheme creates a four quadrant structure that facilitates the placement of decoupling bulk capacitors on the bottom side of the PCB (see Figure 2-4). The 0201 decoupling and 0603 bulk capacitors should be mounted as close as possible to the power vias. The distance should be less than 50 mils. Additional bulk capacitors can be placed near the edge of the BGA via array. Placing the decoupling capacitors close to the power balls is critical to minimize inductance and ensure high-speed transient current demand by the processor. A correct via size is critical for preserving adequate routing space. The recommended geometry for the via pads is: pad size 18 mils and drill 8 mils. The following list provides the main recommendations for choosing the correct decoupling schema for the i.MX6 family boards. - Place the largest capacitive value in the smallest package that budget and manufacturing can support. - For high speed bypassing, select the maximum electrical size and the smallest package (for example, 0.22 μF and package 0201). - Minimize trace length (inductance) to small caps. - Series inductance cancels out capacitance. - Tie caps to GND plane directly with a via. - Place capacitors close to the power contact of the associate package designed from the schematic. The i.MX6 SABRE SD (Smart Devices) CPU uses the preferred BGA power decoupling design. Note that the layout is available through <a href="www.freescale.com">www.freescale.com</a>. Customers should use the reference design strategy for power and decoupling. ## 2.2 Stackup recommendations High-speed design requires a good stackup in order have the right impedances for the critical traces. The constraints for the trace size may depend on a number of factors, such as the board stackup and associated di-electric and copper thickness, required impedance, and required current (for power traces). The Freescale reference design uses a minimum trace width of 3 mils for the DDR routing. The stackup also determines the constraints for routing and spacing. Consider the following when designing the stackup and selecting the material for your board. - Board stack-up is critical for high-speed signal quality. - You must preplan impedances. - High-speed signals must have reference planes on adjacent layers to minimize cross-talk. - FSL reference design equals Isola 370HR. - FSL validation boards equals Isola FR408. The recommended stackup is 8-layers, with the layer stack as shown in the following figure. The lefthand image shows the detail provided by Freescale inside the fabrication detail as a part of the gerber files. The righthand side shows the solution suggested by the PCB fabrication company for our requirements. Figure 2-5. Layer stack SABRE SD board The following table shows a working stack-up implementation: Table 2-1. Stackup implementation | | Single | ended | | Diffe | | | | | |--------|--------------------|-------------------|--------------------|-------------------------------|----------------|--------------------|-------------------------------|----------------| | Layers | Trace width (Mils) | Impedance<br>(Ωs) | Trace width (Mils) | Trace spacing 'Airgap' (Mils) | Impedance (Ωs) | Trace width (Mils) | Trace spacing 'Airgap' (Mils) | Impedance (Ωs) | | TOP | 4.7 | 50 | 4.3 | 5.7 | 90 | 3.7 | 5.3 | 100 | | INT1 | 4.5 | 50 | 4.2 | 5.8 | 90 | 3.8 | 5.2 | | | INT2 | 4.5 | 50 | 4.2 | 5.8 | 90 | 3.8 | 5.2 | | | ВОТ | 4.7 | 50 | 4.3 | 5.7 | 90 | 3.7 | 5.3 | 100 | | Impedance Type | Layer | Design | Actual | Pitch | Plane | Target | Tol<br>(ohms) | Predict | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|---------|--------|----------------|-------|--------|---------------|---------| | 1 Surface MS | L1 | 0.00470 | 0.0047 | 0- | _ | 50 | 5.0 | 49.96 | | | - | - | - | - | L2 | | | | | 2 EC Microstrip | L1 | - | 0.0043 | 0.0100 | - | | 110 | | | in the same of | rie. | 65 | 0.0043 | p= | L2 | 90 | 9.0 | 90.62 | | 3 EC Microstrip | L1 | 0.00370 | 0.0034 | 0.0090 | - | 400 | 40.0 | 00.00 | | | (* | 0.00370 | 0.0034 | i <del>i</del> | L2 | 100 | 10.0 | 98.88 | Figure 2-6. Example top layer impedance solution from PCB fabricator #### 2.3 DDR connection information The following figures show the block diagrams from the reference design boards for the DDR3 interface and the LPDDR2 interface (respectively) with the i.MX6DQ/SDL. Figure 2-7. Connection between i.MX6DQ/SDL and DDR3 Figure 2-8. Connection between i.MX6DQ/SDL and LPDDR2 The DDR3 interface is one of the most critical interfaces for chip routing. It must have the controlled impedance for the single ended traces be equal to $50 \Omega$ and for the differential pairs be equal to $100 \Omega$ . The following figure shows the physical connection scheme for both top and bottom placement of the DDR chips, showing the final placement of the DDR3 memories and the decoupling capacitors. The blue figure shows the top layer and the red figure shows the bottom layer. It is very important to place the memories as close to the processor as possible to reduce trace capacitance and keep the propagation delay to the minimum. Follow the reference board layout as a guideline for memory placement and routing. Figure 2-9. Final placement of memories and decoupling capacitors ## 2.4 DDR routing rules DDR3 routing can be accomplished in two different ways: routing all signals at the same length or routing by byte group. Routing all signals at the same length can be more difficult at first because of the tight space between the DDR and the processor and the large number of required interconnects. However, it is the better way because it makes signal timing analysis straightforward. The following table explains the rules for routing the signals by the same length. | Signals | Total length | Recommendations | |----------------------------------------|--------------------------|----------------------------------------------------------------------------------------| | Address and Bank | Clock length | Match the signals ±25 mils of the value specified in the length column | | Data and Buffer | Clock length | | | Control signals | Clock length | | | Clock<br>DRAM_SDCLK[1:0] | Longest trace ≤ 3 inches | Match the signals of clocks signals ±5 mils. Each differential clock pair | | DRAM_SDQS[7:0] and<br>DRAM_SDQS[7:0]_B | Clock length | Match the signals of DQS signals ±10 mils of the value specified in the length column. | Table 2-2. DDR3 routing by the same length Routing by byte group requires better control of the signals of each group. It is also more difficult for analysis and constraint settings. However, its advantage is that the constraint to match lengths can be applied to a smaller group of signals. This is often more achievable once the constraints are properly set. The following table explains the rules for routing the signals by byte group. | Chip signals | Length | | Recommendations | | |------------------------------------------------------------------|------------------------|-------------------|--------------------------|---------------------------------------------------------| | Chip signals | Стоир | Min | Max | Necommendations | | DRAM_SDCLK[1:0]<br>DRAM_SDCLK_B[1:0] | Clock | Short as possible | 2.25 inches | Match the signals ± 5 mils. 2.25 inches is recommended. | | DRAM_A[15:0]<br>DRAM_SDBA[2:0]<br>DRAM_RAS DRAM_CAS<br>DRAM_SDWE | Address<br>and Command | Clock (min) – 200 | Clock (min) <sup>1</sup> | Match the signals ± 25 mils. | Table 2-3. DDR3 routing by byte group Table 2-3. DDR3 routing by byte group | Chip signals | Group | Length | | Recommendations | |---------------------------------------------------------|-----------------|-------------------|-------------|---------------------------------------------------------------------------------------------------| | Chip signals | Group | Min | Max | Recommendations | | DRAM_D[7:0] DRAM_DQM0 DRAM_SDQS0 DRAM_SDQS0_B | Byte Group 1 | _ | Clock (min) | Match the signals of each byte group ± 25 mils. Match the differential signals of DQS ± 10 mils. | | DRAM_D[15:8]<br>DRAM_DQM1<br>DRAM_SDQS1<br>DRAM_SDQS1_B | Byte Group 2 | _ | Clock (min) | | | DRAM_D[23:16] DRAM_DQM2 DRAM_SDQS2 DRAM_SDQS2_B | Byte Group 3 | _ | Clock (min) | | | DRAM_D[31:24] DRAM_DQM3 DRAM_SDQS3 DRAM_SDQS3_B | Byte Group 4 | _ | Clock (min) | | | DRAM_D[39:32] DRAM_DQM4 DRAM_SDQS4 DRAM_SDQS4_B | Byte Group 5 | _ | Clock (min) | | | DRAM_D[47:40] DRAM_DQM5 DRAM_SDQS5 DRAM_SDQS5_B | Byte Group 6 | _ | Clock (min) | | | DRAM_D[55:48] DRAM_DQM6 DRAM_SDQS6 DRAM_SDQS6_B | Byte Group 7 | _ | Clock (min) | | | DRAM_D[63:56] DRAM_DQM7 DRAM_SDQS7 DRAM_SDQS7_B | Byte Group 8 | _ | Clock (min) | | | DRAM_CS[1:0] DRAM_SDCKE[1:0] DRAM_SDODT[1:0] | Control signals | Clock (min) – 200 | Clock (min) | Match the signals ± 50 mils. | <sup>1.</sup> Clock (min)—The shortest length of the clock group signals because this group has a ± 5 mil matching tolerance. Finally, the impedance for the signals should be 50 $\Omega$ for single ended and 100 $\Omega$ for differential pairs. # 2.5 Routing considerations The chip can handle up to 4 GBytes of DRAM memory. i.MX6 DDR routing needs to be separated into three groups: data, address, and control. Each group has its own method of routing from an i.MX 6 series chip to DDR memory. The DDR layout has 2 Gbyte and 4 Gbyte options. #### 2.5.1 Swapping data lines The DDR3 pin swapping technique for the data bus lines within bytes makes it easier to: - Route direct lines - Avoid changes between layers The rules are as follows: - Hardware write leveling lowest order bit within byte lane must remain on lowest order bit of lane by JEDEC compliance (see the "Write Leveling" section in JESD79-3E) - D0, D8, D16, D24, D32, D40, D48, and D56 are fixed - Other data lines free to swap within byte lane - JEDEC DDR3 memory restrictions are: - No restrictions for complete byte lane swapping - DQS and DQM must follow lanes ### 2.5.2 DDR3 (64 bits) T topology considerations Be sure to take into account the following when designing a T-topology system. - Follow the routing rules described in Table 2-3. - Termination resistors not required. - Short routing lengths and on-chip drive strength control. - Your design is limited to 4 DDR chips. - DDR3, 2 GBytes using latest memories (4 GBytes coming). # 2.5.3 DDR3 (64 bits) Fly-by topology considerations Pay attention to the following recommendations when the Fly-by topology and routing technique. - DDR controller provides address mirroring when using two chip selects, which aids address line routing for memories on both sides of board. - Bus termination resistors are required. # 2.5.4 2 Gbyte recommendations The 2 Gbyte option has four memories. You should follow these recommendations for best practice: - Have a balanced routing for the T connection. - Avoid having many layer transitions. - Do not cross split reference planes during the routing. The following figure shows the topology for the ADDR/CMD/CTRL signals. It has a tree topology. Note the balanced T routing. Figure 2-10. ADDR/CMD/CTRL signal topology The routing for the data groups depends on the bus size. The following figure shows the point-to-point data bus connection, with routing by byte group. Figure 2-11. Point-to-point data bus connection (routing by byte group) #### **NOTE** i.MX 6Solo only uses the first two pairs of the 2 Bytes groups. All others are disabled. # 2.5.5 4 Gbyte recommendations The following diagrams show the 4 Gbyte recommendations using both chip selects (CS[1:0]) and loading 2 GBytes to each one. This option has eight memories and requires the addition of a termination resistor. Route the ADDR/CMD signals as shown in the following figure. Figure 2-12. ADDR/CMD signal topology Figure 2-13. CTRL signal topology Figure 2-14. Data bus routing topology Figure 2-15. Clock routing topology # 2.5.6 Four chips T topology routing examples The figures in this section show examples for the routing of the 2 GByte DDR3 memories. These figures are a guideline of the T configuration routing with 8 layers PCB. Table 2-4. Color code | Color | Meaning | |-------------|--------------------| | Soft Green | ADD & CMD Signals | | Yellow | Clocks | | Soft Pink | Data Byte Group 0 | | Purple | Data Byte Group 1 | | Blue | Data Byte Group 2 | | Brown | Data Byte Group 3 | | Orange | Data Byte Group 4 | | Green | Data Byte Group 5 | | Olive Green | Data Byte Group 6 | | Soft Brown | Data Byte Group 7 | | Gray | DDR_1V5 & DDR_VREF | | Soft Red | Control Signals | Figure 2-16. Top layer DDR3 routing Figure 2-17. Internal L6 DDR3 routing Figure 2-18. Bottom layer DDR3 routing The following table shows the total etch of the signals for the byte 0 and byte 1 groups. The layout is an example, using 2000 mils for the clock. Table 2-5. Total signal etch (DDR3) | Signals | Length (Mils) | |-----------|---------------| | DRAM_D0 | 1025.349 | | DRAM_D1 | 1028.996 | | DRAM_D2 | 1028.752 | | DRAM_D3 | 1021.158 | | DRAM_D4 | 1021.930 | | DRAM_D5 | 1025.398 | | DRAM_D6 | 1025.564 | | DRAM_D7 | 1029.326 | | DRAM_DQM0 | 1028.555 | Table 2-5. Total signal etch (DDR3) (continued) | Signals | Length (Mils) | |---------------|---------------| | DRAM_SDQS0 | 1023.419 | | DRAM_SDQS0_B | 1023.373 | | DRAM_D8 | 648.862 | | DRAM_D9 | 654.371 | | DRAM_D10 | 652.653 | | DRAM_D11 | 653.712 | | DRAM_D12 | 650.961 | | DRAM_D13 | 648.433 | | DRAM_D14 | 649.588 | | DRAM_D15 | 651.781 | | DRAM_DQM1 | 653.106 | | DRAM_SDQS1 | 669.240 | | DRAM_SDQS1_B | 669.736 | | DRAM_SDCLK0 | 2120.044 | | DRAM_SDCLK0_B | 2118.283 | | DRAM_SDCLK1 | 2112.518 | | DRAM_SDCLK1_B | 2112.829 | ## 2.5.7 Eight chips fly-by topology routing examples The figures in this section show examples for the routing of 4-Gbyte DDR memories. These figures are a guideline of the routing by layer using the fly by configuration topology. They use the same color code shown in Table 2-4. #### **NOTE** The SABRE SD board referenced in the beginning of this chapter does not use 8 DDR chips. The following screen shots are from the validation board layout. Figure 2-19. Top DDR3 routing Figure 2-20. Internal L3 DDR3 routing Figure 2-21. Internal L4 DDR3 routing Figure 2-22. Internal L11 DDR3 routing Figure 2-23. Internal L12 DDR3 routing Figure 2-24. Bottom DDR3 routing The following table shows the total etch of the signals for the byte 0 and byte 1 groups. Table 2-6. Total signal etch (DDR3) | Signals | Length (Mils) | |---------|---------------| | DRAM_D0 | 1244.97 | | DRAM_D1 | 1252.82 | | DRAM_D2 | 1237.48 | Table 2-6. Total signal etch (DDR3) (continued) | Signals | Length (Mils) | | |---------------|---------------|--| | DRAM_D3 | 1242.95 | | | DRAM_D4 | 1240.12 | | | DRAM_D5 | 1254.37 | | | DRAM_D6 | 1254.58 | | | DRAM_D7 | 1238.18 | | | DRAM_DQM0 | 1297.45 | | | DRAM_SDQS0 | 1295.34 | | | DRAM_SDQS0_B | 1295.68 | | | DRAM_D8 | 1103.69 | | | DRAM_D9 | 1116.14 | | | DRAM_D10 | 1105.01 | | | DRAM_D11 | 1105.17 | | | DRAM_D12 | 1120.4 | | | DRAM_D13 | 1123.06 | | | DRAM_D14 | 1105.72 | | | DRAM_D15 | 1111.24 | | | DRAM_DQM1 | 1152.16 | | | DRAM_SDQS1 | 1158.48 | | | DRAM_SDQS1_B | 1162.29 | | | DRAM_SDCLK0 | 4723.96 | | | DRAM_SDCLK0_B | 4681.95 | | | DRAM_SDCLK1 | 4750.69 | | | DRAM_SDCLK1_B | 4699.00 | | ## 2.5.8 High speed signal routing recommendations The following list provides recommendations for routing traces for high speed signals. Note that the propagation delay and the impedance control should match in order to have the correct communication with the devices. - High-speed signals (DDR, RGMII, display) must not cross gaps in the reference plane. - Avoid creating slots, voids, and splits in reference planes. Review via voids to ensure they do not create splits (space out vias). - A solid GND plane must be directly under crystal, associated components, and traces. - Clocks or strobes that are on the same layer need at least 2.5× spacing from an adjacent trace (2.5× height from reference plane) to reduce cross-talk. - All synchronous modules should have bus length matching and relative clock length control. - For SD module interfaces: - Match data and CMD trace lengths (length delta depends on bus rates) - CLK should be longer than the longest signal in the Data/CMD group (+5 mils) - Similar DDR rules must be followed for data, address and control as for SD module interfaces. #### 2.5.9 Ground plane recommendations This section provides examples of good practices and how to avoid common user mistakes when flowing the ground planes layers. The following two figures show common examples of poor GND planes. The copper plane is represented by the color gray in Figure 2-25 and by the horizontal green lines in Figure 2-26. Figure 2-25. Poor GND plane 1 Figure 2-26. Poor GND plane 2 Spacing the vias some mils apart facilitates the GND copper flowing in the plane. The following figures show good practices of ground planes. Figure 2-27. Good layout GND plane detail Example showing a signal trace with a correct GND reference. Figure 2-28. Good layout GND plane detail ## 2.6 DDR power recommendations The following recommendations apply to the VREF (P0V75\_REFDDR) voltage reference plane. - Use 30 mils trace between decoupling cap and destination. - Maintain a 25 mils clearance from other nets. - Isolate VREF and/or shield with ground. - Decouple using distributed 0.22 µF capacitors by the regulator, controller, and devices. - Place one 1.0 μF near the source of VREF: one near the VREF pin on the controller and two between the controller and the devices. The following recommendations apply to the VTT (DDR\_VTT) voltage reference plane. The figures are examples from the evaluation board for the VTT reference schematic. - Place the VTT island on the component side layer at the end of the bus behind the DRAM devices. - Use a wide-island trace for current capacity. - Place the VTT generator as close to termination resistors as possible to minimize impedance (inductance). - Place one or two 0.1 μF decoupling capacitors by each termination RPACK on the VTT island to minimize the noise on VTT. Other bulk (10–22 PF) decoupling is also recommended to be placed on the VTT island. Figure 2-29. DDR\_VTT evaluation board example Figure 2-30. DDR\_VTT evaluation board examples ## 2.7 PCI Express interface recommendations This chip provides a $\times 1$ PCIe lane. The PCIe module supports PCI Express Gen 2.0 interfaces at 5 Gb/s. It is also backwards compatible to Gen 1.1 interfaces at 2.5 Gb/s. #### NOTE Lane $\times 1$ is composed of two differential signals pairs: one TXD signal pair and one RXD signal pair. Table 2-7. PCI Express signal descriptions | Signal name | Signal group | Description | |--------------------|--------------|----------------------------------------| | PCIE_TXP, PCIE_TXM | Data | PCI Express transmit differential pair | | PCIE_RXP, PCIE_RXM | Data | PCI Express receive differential pair | #### 2.7.1 PCI Express general routing guidelines Use the following recommendations for PCI Express general routing: - The trace width and spacing of the lanes $\times 1$ signals should be such that the differential impedance is $85 \Omega \pm 10\%$ . - The PCIE\_REXT contacts should be connected to a 200 $\Omega$ 1% resistor to ground. The trace length between the pin and the resistor should be minimized. The resistor value is defined within the data sheet and should determine the exact resistor value. - Route traces over continuous planes (power and ground). Avoid split planes, plane slots, or anti-etch. - Maintain the parallelism (skew matched) between differential signals; these traces should be the same overall length. - Keep signals with traces as short as possible. - Route signals with a minimum amount of corners. Use 45-degree turns instead of 90-degree turns. - Do not create stubs or branches. - Maintain symmetry of differential pair routing. ### 2.7.2 PCI Express coupling lane Based on our development design, we have the following coupling signal schema. Consult the PCISig documentation for detailed information. - DC-coupled Rx signals with $0 \Omega$ resistors - AC-coupled Tx signals with 0.1µF capacitors ## 2.7.3 Additional resources for PCI Express signal routing recommendations For more information about, PCI Express signal routing recommendations, see the following. - Freescale Hardware Design Considerations for PCI Express® and SGMII (http://www.freescale.com/files/training\_presentation/TP\_HARDWARE\_DESIGN\_PCI\_SMGIII .pdf) - PCISig, PCI Express Base Specification. - PCISig, PCI Express Card Electromechanical Specification. - PCISig, PCSIG Board Design Guidelines for PCI Express<sup>TM</sup> Architecture. - PCI Express Basics: Developing Physical Design Rules for PCIe\_ (http://www.mentor.com/products/pcb-system-design/multimedia/pcie-basics-webinar) #### 2.8 HDMI recommendations Use the following recommendations for the HDMI. • HDMI differential pairs should have a impedance of $100 \Omega$ in all paths to the connector. #### i.MX6 Layout Recommendations • It is highly recommended to use an HDMI transmitter port protection for ESD, level shifting, isolation, overcurrent and backdrive protection. #### 2.9 SATA recommendations Use the following recommendations for the SATA. - SATA differential pairs should have a differential impedance of 100 $\Omega$ . - Each differential pair should be length matched to $\pm$ 5 mils. - Follow standard high-speed differential routing rules for signal integrity. #### 2.10 LVDS recommendations Use the following recommendations for the LVDS. - Follow standard high-speed differential routing rules for signal integrity. - Each differential pair should be length matched to $\pm$ 5 mils. - LVDS differential pairs should have a differential impedance of 100 $\Omega$ . #### 2.11 USB recommendations Use the following recommendations for the USB. - Route the high speed clocks and the DP and DM differential pair first. - Route DP and DM signals on the top or bottom layer of the board - The trace width and spacing of the DP and DM signals should be such that the differential impedance is 90 $\Omega$ . - Route traces over continuous planes (power and ground). - They should not pass over any power/GND plane slots or anti-etch. - When placing connectors, make sure the ground plane clearouts around each pin have ground continuity between all pins. - Maintain the parallelism (skew matched) between DP and DM; these traces should be the same overall length. - Do not route DP and DM traces under oscillators or parallel to clock traces and/or data buses. - Minimize the lengths of high speed signals that run parallel to the DP and DM pair. - Keep DP and DM traces as short as possible. - Route DP and DM signals with a minimum amount of corners. Use 45-degree turns instead of 90-degree turns. - Avoid layer changes (vias) on Dm and Dp signals. Do not create stubs or branches. ## 2.12 Impedance signal recommendations Use the following table as a reference when you are updating or creating constraints in your software PCB tool to set up the impedance and the correct trace width. Table 2-8. Impedance signal recommendations | Signal Group | Impedance | Layout<br>Tolerance (±) | |------------------------------------------------------------------------------------------------|------------|-------------------------| | All signals, unless specified | 50 Ω SE | 10% | | PCIe Diff signals | 85 Ω Diff | 10% | | USB Diff signals | 90 Ω Diff | 10% | | Diff signals:<br>LVDS, SATA, HDMI, DDR, MIPI (CSI & DSI), MLB, Phy IC to Ethernet<br>Connector | 100 Ω Diff | 10% | The following figure shows the dimensions of a stripline and microstrip pair. Figure 2-32 shows the differential pair routing. Figure 2-31. Microstrip and stripline differential pair dimensions Figure 2-32. Differential pair routing - The space between two adjacent differential pairs should be greater than or equal to twice the space between the two individual conductors. - The skew between LVDS pairs should be within the minimum recommendation ( $\pm$ 100 mil). #### 2.13 Reference resistors #### NOTE The reference resistor and the connection should be placed away from noisy regions. Noise induced on it may impact the internal circuit and degrade the interface signals. #### 2.14 ESD and radiated emissions recommendations The PCB design should use six or more layers, with solid power and ground planes. The recommendations for ESD immunity and radiated emissions performance are as follows: - All components with ground chassis shields (USB jack, buttons, etc.) should connect the shield to the PCB chassis ground ring. - Ferrite beads should be placed on each signal line connecting to an external cable. These ferrite beads must be placed as close to the PCB jack as possible. #### NOTE Ferrite beads should have a minimum impedance of 500 $\Omega$ at 100 MHz with the exception of the ferrite on USB\_5V. • Ferrite beads should NOT be placed on the USB D+/D- signal lines as this can cause USB signal integrity problems. For radiated emissions problems due to USB, a common mode choke may be placed on the D+/D- signal lines. However, in most cases, it should not be required if the PCB layout is satisfactory. Ideally, the common mode choke should be approved for high speed USB use or tested thoroughly to verify there are no signal integrity issues created. - It is highly recommended that ESD protection devices be used on ports connecting to external connectors. Refer to the reference schematic (available on the Freescale website) for detailed information about ESD protection implementation on the USB and TV-E interfaces. - If is possible stitch all around the board with vias with 100 mils spacing between them connected to GND planes with exposed solder mask to improve EMI. ## 2.15 Component placement recommendations Adhere to the following recommendations when placing components. - Place components such that short and/or critical routes can be easily laid out. - Critical routes determine component location. - Orient devices to facilitate routes (minimize length and crossovers). - Consider placing the following pairings adjacent. - i.MX and DDR - PHY and associated jack - Jack and CODEC input - Bluetooth® (or other RF) and antenna ## 2.16 Reducing skew and phase problems in deferential pairs traces Differential pair technology has evolved to require more stringent checking in the area of phase control. This is evident on the higher data rates associated with parallel buses such as PCI Gen 2, DDR, LVDS, or Ethernet. In the simplest of terms, Diff Pair technology sends opposite and equal signals down a pair of traces. Keeping these opposite signals in phase is essential to assuring that they function as intended. Figure 2-33 and Figure 2-34 show two examples of static routing where a match is achieved without needing to tune one element of the differential pair. Figure 2-33. Yellow traces diff pairs 1 #### i.MX6 Layout Recommendations The following figure shows the addition of a delay trace to one element of the differential pair to avoid length mismatch (which reduces skew and phase problems). The green box marks the detail. Figure 2-34. Small bumps added to the shorter differential pair Having this reduces skew and phase problems. ## **Chapter 3 Requirements for Power Management** ## 3.1 Power management requirements overview This chapter provides the power requirements for the following i.MX 6 series families of processors: - · i.MX 6Quad - i.MX 6Dual - i.MX 6DualLite - i.MX 6Solo ## 3.1.1 Voltage domains overview These chips have several voltage domains that may need to be supplied with different voltages depending on system needs. The chip internal regulators and its complementary PMIC PF0100 provide a complete and simple way to supply each voltage domain with different voltages when needed. Section 3.4, "Connection diagrams," shows the internal regulators and the connections to PF0100. #### 3.1.2 **PF0100** overview PF0100 consists of the following components used to supply the i.MX6 voltage domains as well as other blocks on the system: - 4 buck regulators - 1 boost regulator - 8 LDOs The default PF0100 power up sequence is programmed to fit the requirements of the i.MX 6 series families of processors. However, the PF0100 can be adjusted to meet the specific requirements for system applications by using the one time programmable (OTP) feature. ## 3.2 Requirements for a generic interface between chip and PF0100 Table 3-1 shows the generic interface between the chip and PF0100, using a suitable power up sequence. For more info about PF0100 functionality and i.MX 6 series families of processors' power requirements, refer to the respective data sheets. Table 3-1. Interface between the chip and PF0100 | Voltage rail | Supply reg | Voltage<br>(V) | Supply<br>reg<br>current<br>capability<br>(A) | Generated<br>by | Power up sequence | Notes | |---------------------------|-------------------|----------------|-----------------------------------------------|-----------------|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | VDDARM_IN | SW1A/B | 1.35 | 2.5 | PF0100 | 1 | Short these together with a shunt | | VDDARM23_IN | | | | | | for quad core operation. Cut shunt<br>for dual core operation and connect<br>VDDARM23_IN to GND | | VDDARM_CAP | Note 1 | (1.2) | _ | i.MX | _ | Short these together with a shunt | | VDDARM23_CAP | | | | | | for quad core operation. Cut shunt<br>for dual core operation and connect<br>VDDARM23_IN to GND | | VDDSOC_IN | SW1C | 1.325 | 2.0 | PF0100 | 1 | VDDARM_IN and VDDSOC_IN supplies can be shorted together and run off of one fewer switcher for cost-sensitive platforms. | | VDDSOC_CAP VDD_CACHE_CAP | Note 1 | (1.1) | _ | i.MX | | Short these together. VDDSOC_CAP is the output of an i.MX6 internal LDO that can supply more voltage domains as indicated below in this table. | | VDDPU_CAP | Note 1 | (1.2) | _ | i.MX | _ | _ | | VDDHIGH_IN | SW2 | 3.0 | 2.0 | PF0100 | 2 | _ | | VDDHIGH_CAP | Note 1 | (2.5) | _ | i.MX | | VDDHIGH_CAP is the output of an i.MX6 internal LDO that can supply more voltage domains as indicated below in this table. | | VDD_SNVS_IN | VSNVS | 3.0 | 400 μΑ | PF0100 | 0 | According to table 13 of the chip data sheet, VDD_SNVS_IN can draw up to 1 mA depending on the application. For those cases, an external regulator is needed because the PF0100 VSNVS regulator supplies 400 μA. | | NVCC_RGMII | SW3A/B | 1.5 | 1.25 | PF0100 | 3 | _ | | NVCC_DRAM | | | | | | SW3 can be configured from 0.4 to 3.3 V so that the right voltage can be chosen for the respective DDR technology. | | DRAM_VREF | VREFDDR or<br>SW4 | 0.5×SW3 | 0.01 or 1.0 | PF0100 | 3 | _ | Table 3-1. Interface between the chip and PF0100 (continued) | Voltage rail | Supply reg | Voltage<br>(V) | Supply<br>reg<br>current<br>capability<br>(A) | Generated<br>by | Power up sequence | Notes | |-------------------------------|--------------------|----------------|-----------------------------------------------|--------------------|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NVCC_CSI | SW4, VGEN4 or | 1.8–3.3 | 1.0 or 0.35 | PF0100 or | 5 | Depending on system needs, these | | NVCC_EIM 0, 1, 2 <sup>1</sup> | external regulator | | | external regulator | | voltage domains can be supplied together or independently with | | NVCC_ENET | | | | | | equal or different voltages and regulators. Be sure to account for | | NVCC_GPIO | | | | | | the current needs of the domains | | NVCC_LCD | | | | | | and the current capability of the regulator when making this | | NVCC_NANDF | | | | | | decision. | | NVCC_SD1, 2 | | | | | | | | NVCC_SD3 | | | | | | | | NVCC_JTAG | | | | | | | | NVCC_PLL_OUT | Note 2 | 1.1 | _ | i.MX | _ | _ | | NVCC_MIPI | VDDHIGH_CAP | 2.5 | _ | i.MX | _ | _ | | NVCC_LVDS2P5 | VDDHIGH_CAP | 2.5 | _ | i.MX | _ | This supply also powers the pre-drivers of the DDR IO pins. Therefore, it must always be provided, even when LVDS is not used. | | USB_OTG_VBUS | SWBST | 5.0 | 0.6 | PF0100 | _ | In Host configuration, USB_OTG_VBUS can be fed from the SWBST output of the PF0100. In device configuration, USB_OTG_VBUS is the external host that provides this voltage. | | USB_H1_VBUS | SWBST | 5.0 | 0.6 | PF0100 | _ | Connect to VBUS pin of USB connector | | VDDUSB_CAP | Note 2 | (3.0) | _ | i.MX | _ | _ | | SATA_VP | VDDSOC_CAP | 1.1 | _ | i.MX | _ | _ | | SATA_VPH | VDDHIGH_CAP | 2.5 | _ | i.MX | _ | _ | | HDMI_VP | VDDSOC_CAP | 1.1 | _ | i.MX | _ | _ | | HDMI_VPH | VDDHIGH_CAP | 2.5 | _ | i.MX | _ | _ | | PCIE_VP | VDDSOC_CAP | 1.1 | _ | i.MX | _ | _ | | PCIE_VPTX | | | _ | | _ | _ | Table 3-1. Interface between the chip and PF0100 (continued) | Voltage rail | Supply reg | Voltage<br>(V) | Supply<br>reg<br>current<br>capability<br>(A) | Generated<br>by | Power up sequence | Notes | | |--------------|-------------|----------------|-----------------------------------------------|-----------------|-------------------|-------|---| | PCIE_VPH | VDDHIGH_CAP | 2.5 | _ | i.MX | _ | _ | l | <sup>1</sup> For Solo and DualLite chips, these 3 voltage rails should be connected together to the same voltage value. Quad and Dual chips can support three different EIM power rails. The following table shows the PF0100 regulators that are available to supply the rest of the system circuitry. Table 3-2. PF0100 regulators for other system circuitry | Supply | Output voltage(V) | Step size (mV) | Maximum Load current (mA) | |--------------------|---------------------------|----------------|---------------------------| | SW4 <sup>1</sup> | 0.5 × SW3A_OUT, 0.4 – 3.3 | 25/50 | 1000 | | VGEN1 | 0.75 – 1.5 | 50 | 100 | | VGEN2 | 0.75 – 1.5 | 50 | 250 | | VGEN3 | 1.8 – 3.3 | 100 | 100 | | VGEN4 <sup>1</sup> | 1.8 – 3.3 | 100 | 350 | | VGEN5 | 1.8 – 3.3 | 100 | 100 | | VGEN6 | 1.8 – 3.3 | 100 | 200 | <sup>1</sup> In Table 3-1, it was recommended to supply the NVCC\_x voltage domains with SW4 or VGEN4. Depending on the decision, one of them may not be available to supply the rest of the system circuitry. ## 3.3 i.MX6 internal regulators These chips have been equipped with 7 internal regulators that simplify the power supply scheme of the system. The following table shows the regulators' power requirements. See Section 3.4, "Connection diagrams," for the distribution and connections of these LDOs. Table 3-3. Internal regulator power requirements | LDO | Output voltage (V) | Output current (mA) | |---------|--------------------|---------------------| | LDO_ARM | 1.1 | _ | | LDO_SOC | 1.2 | TBD | | LDO_PU | 1.1 | _ | | LDO_2P5 | 2.5 | 350 | | LDO_1P1 | 1.1 | _ | <sup>2</sup> These voltage domains are supplied by i.MX6 internal regulators. #### Table 3-3. Internal regulator power requirements (continued) | LDO | Output voltage (V) | Output current (mA) | |----------|--------------------|---------------------| | LDO_SNVS | 1.1 | _ | | LDO_USB | 3.0 | 50 | ## 3.4 Connection diagrams Figure 3-1. i.MX6x/PF0100 connection diagram, 1 of 2 <sup>&</sup>lt;sup>1</sup> Choose the pullup voltage for the I<sup>2</sup>C lines based on the I<sup>2</sup>C channel chosen. For example, for the I2C3 channel, the corresponding voltage domain is NVCC\_GPIO. Figure 3-2. i.MX6x/PF0100 connection diagram, 2 of 2 ## 3.5 Video power recommendations VDDPU\_CAP is the supply for the internal video processing units (VPU). For video intensive operations, the VPU requires a lot of power and may undergo large swings of instantaneous current requirements. Therefore, the power supply to the VPU must be designed to handle relatively large surges of current at high frequencies from the original source to the processor input for power (VDDSOC\_IN) and at the output of the internal regulator for VPU operations (VDDPU\_CAP). The following list provides recommendations for each specific point along the current supply path. It may be necessary to implement all of these recommendations to ensure that one particular point along the supply path does not become a current choke point. - The voltage with which VDDSOC\_IN will be fed must have a maximum tolerance of ± 25 mV. PF0100's SW1C is already designed with this tolerance. Care must be taken if the design uses a different regulator. - VDDSOC\_CAP and VDDPU\_CAP bulk capacitance must be at least (ideally equal to) 22 μF so that start up current through the on board LDOs is reduced. - These bulk capacitors must be very close to the VDDSOC\_CAP and VDDPU\_CAP pins respectively and the connecting traces must be as thick as the design allows so the ability of being a bulk capacitor for high speed operations is not limited. - VDDSOC\_IN requires 66 μF of bulk capacitance because it supplies power for both VDDSOC\_CAP and VDDPU\_CAP. ## **Chapter 4 Using the Clock Connectivity Table** This chapter provides a reference table of the root clock default speed and a list of the i.MX's modules available to exit stop mode. #### 4.1 Root clocks Clock connectivity is described in the "System Clocks Connectivity" section in the CCM chapter of the chip reference manual. This section contains a series of tables that describe the clock inputs of each module and which clock is connected to it. #### **NOTE** In some cases, a clock is associated with an external interface and is sourced from a pad (mainly through IOMUX) and not from the CCM. Such clocks do not appear in the clock connectivity table. They are found in the "External Signals and Pin Multiplexing" chapter. Clock gating is done with the low power clock gating (LPCG) module based on a combination of the clock enable signals. For information about how the clock gating signals are logically combined, refer to the LPCG section in the CCM chapter of the chip reference manual. Table 4-1 lists the available clock sources and the default frequencies that are configured by design. In some cases, users need to divide the clock inside the module when the maximum frequency is used in order to meet the protocol requirements. CCM (the clock controller module) generates and drives the clock sources. For information about how the root clocks are generated, see the clock generation diagrams in the CCM chapter of the chip reference manual. **Clock Root Name (from CCM)** Description Default frequency [MHz] ARM\_CLK\_ROOT ARM core clock 792 MMDC\_CH0\_CLK\_ROOT Multi Mode DDR Controller 528 AHB\_CLK\_ROOT AMBA Bus 132 IPG\_CLK\_ROOT Inter-packet Gap 66 PERCLK\_CLK\_ROOT 66 Table 4-1. Clock roots **Table 4-1. Clock roots (continued)** | Clock Root Name (from CCM) | Description | Default frequency [MHz] | |----------------------------|------------------------------------------|-------------------------| | USDHC1_CLK_ROOT | Ultra Secured Digital Host<br>Controller | 198 | | USDHC2_CLK_ROOT | Gornioner | 198 | | USDHC3_CLK_ROOT | | 198 | | USDCH4_CLK_ROOT | | 198 | | SSI1_CLK_ROOT | Synchronous Serial Interface | 63.525 | | SSI2_CLK_ROOT | | 63.525 | | SSI3_CLK_ROOT | | 63.525 | | GPU2D_AXI_CLK_ROOT | 2D Graphics Processing Unit | 270 | | GPU3D_AXI_CLK_ROOT | | 270 | | PCIE_AXI_CLK_ROOT | PCI Express | 270 | | VDO_AXI_CLK_ROOT | Video Data Order Adapter | 270 | | AXI_CLK_ROOT | Advanced eXtensible<br>Interface | 270 | | IPU1_HSP_CLK_ROOT | IPU High-Speed Processing Clock | 264 | | IPU2_HSP_CLK_ROOT | 1 Tocessing Clock | 264 | ## 4.2 Waking the core up from stop mode The following modules can wake the core up from stop mode. - CAN - ECSPI - EIM - ENET - EPIT - GPC - GPIO - GPT - I2C - KPP - PCIE - SDMA - UART • USB ## **Chapter 5 Using the IOMUX Design Aid** This chapter provides users with the basic information required to use the IOMUX system design aid (IOMux.exe). The IOMUX design aid facilitates the assignment of internal signals to external device balls/pins by helping users: - Record signal assignments for the supported i.MX device - Identify conflicts, allowing them to be resolved in real time - Add notes or comments for each signal to the list of recorded assignments - Generate C code to configure the IOMUXC registers according to the user's design - Move signals to different modules to order configuration code into logical functions Users can save design configurations for future use and/or export them for use in schematics or software source code as supplementary documentation of a system. The following figure shows a screenshot of the IOMUX application window with various areas labeled. Figure 5-1. IOMUX tool for the i.MX6 families of applications processors ## 5.1 Compatibility across the i.MX 6 series families of processors The IOMUX registers for the i.MX 6 series families of processors are compatible as follows: - The i.MX 6Quad family is compatible with the i.MX 6Dual family. - i.MX 6DualLite family is compatible with the i.MX 6Solo family. - i.MX 6Quad/6Dual families are not software compatible with i.MX 6DualLite/6Solo families. Therefore, you cannot use code generated for i.MX 6Quad/6Dual for i.MX 6DualLite/6Solo and vice versa. ## 5.2 Application requirements The IOMUX application requires that the following be installed: - Microsoft Windows XP or newer - Microsoft's .NET Framework, .NET Framework to 4.0 or newer. #### 5.3 IOMUX tool version The IOMUX application *i.MX* 6Quad\_6Dual IOMux Tool v3.2.1 supports the following devices in all available package variations: - i.MX 6Dual - · i.MX 6Quad - i.MX 6Solo - i.MX 6DualLite #### 5.4 IOMUX tool location To obtain the IOMUX tool for your i.MX6 chip, consult your Freescale sales representative or download the IOMUX tool from www.freescale.com. Note that the IOMUX tool must be version *nnn* or later. ## 5.5 Learning to use the IOMUX tool Consult the IOMUX user's manual file inside the package for a detailed walkthrough of how to use the IOMUX tool. # **Chapter 6 Configuring JTAG Tools** This chapter explains how to configure JTAG tools for debugging. The JTAG module is a standard JEDEC debug peripheral. It provides debug access to important hardware blocks, such as the ARM processor and the system bus, which can give users access and control over the entire chip. To prevent JTAG manipulation while allowing access for manufacturing tests and software debugging, the i.MX6 processor incorporates a secure JTAG controller for regulating JTAG access. The secure JTAG controller provides four different JTAG security modes, which are selected by e-Fuse configuration. For more information about the security modes, see the "Security" section in the "System JTAG Controller (SJC)" chapter of the appropriate i.MX6 chip reference manual. ## 6.1 JTAG tool requirements To use JTAG tools, your system must have the following: - Windows based PC - RVDS v4.1 package or newer - RealView ICE box connected to your computer Freescale recommends making the JTAG port accessible during platform initial validation bring-up and for software debugging. It is accessible in all development kits from Freescale. Multiple tools are available for accessing the JTAG port for tests and software debugging. Freescale recommends use of the ARM JTAG tools for compatibility with the ARM core. However, the JTAG chain as described in the following sections should work with non-ARM JTAG tools. For more information about configuring non-ARM tools, contact the third party tool vendor for support. ## 6.2 Extra JTAG functionality Additional CoreSight debug components, such as trace machines using DS-5 debug software and DSTREAMER hardware, can be used for extra JTAG functionality. However, they are not mandatory for a basic configuration and are beyond the scope of this document. #### **NOTE** There is no option for using RVDS at its version at time of publication (4.1) because it does not support PTM (i.MX 6 series trade module). ## 6.3 Updating your RealView ICE Before using the RealView ICE for JTAG debugging, ensure you have the most up-to-date version available. To update your RealView ICE, perform the following steps: - Launch the RVI Update utility by using the following path: Start → Programs → ARM → RealView ICE v4.1 → RealView ICE Update - 2. Connect to the ICE by selecting it from the list, as shown in the following figure. Figure 6-1. Connecting to ICE #### NOTE The ICE must be disconnected from any other target at this step. - 3. Select the firmware update from the upside menu: RVI → Install Firmware Update - 4. Select the following file (or an equivalent more recent version): C:\Program Files\ARM\RVI\Firmware\4.2\23\ARM-RVI-4.3.0-1-base.rvi - 5. Select "Continue" from the install update window and wait until the update is complete. Figure 6-2. Install update window - 6. RVI automatically reboots. - 7. Upon reconnecting to the RVI, you should see version number 4.3.0 build 1 or a later version number. The exact version name should match with the version number installed in step 4 (see the following figure). Figure 6-3. RVI window after reconnecting ## 6.4 Defining the JTAG chain To define the JTAG chain for a Cortex-A9 based chip, perform the following steps: Find Freescale\_iMX6 Q.rvs at the following location: .../My Documents\ARM\rvconfig\platformFiles #### **NOTE** Be sure to use this path exactly, or the toolchain configuration will not be available from the Debugger-Connect to Target. #### **Configuring JTAG Tools** Contact your sales representative or go to www.freescale.com to obtain your copy of the Freescale\_imx6 Q.rvs file. - 2. Run RealView Debugger by using the following path: Start $\rightarrow$ Programs $\rightarrow$ ARM $\rightarrow$ RealView Development Suite v4.1 $\rightarrow$ RealViewDebugger v4.1 - 3. Select Connect to Target in the RealView Debugger upside menu: Target → Connect To Target - 4. Press Add near RealView ICE. Figure 6-4. Adding your ICE - 5. Select your ICE from the list and press connect (see Figure 6-1). - 6. In the new window, choose Select Platform... - 7. Expand the "Freescale" list and select imx6 Q. - 8. Save the file (File $\rightarrow$ Save). - 9. Close the window. After finishing this procedure, you should see the following screen: Figure 6-5. RealView debugger screenshot Add the correct amount of Cortex A-9 cores desired to access your CPUs. ## 6.5 Reading a register with RealView Debugger v4.1 To read a register, perform the following steps: 1. Open the RealView Debugger 4.1 and connect to the target, as shown in the following figure. Figure 6-6. Connecting to the target #### **Configuring JTAG Tools** 2. You are now at rvdebug.brd; if you have successfully completed your setup, it looks like the following screenshot: Figure 6-7. Establishing a connection to the core 3. Establish the connection to the core of your choice by using the Connect icon or the shortcut CTRL+N. You now have a new RVI configuration with four Cortex-A9 targets and the RealView Debugger up and running. You can now use the RealView Debugger window to access a register, as shown in the following figure. Figure 6-8. Accessing a register Figure 6-8 shows an example of using the RealView Debugger to access the IOMUX register IOMUXC\_SW\_MUX\_CTL\_PAD\_GPIO\_0, whose address is 0x020E0220 and whose default value after reset is 0x5. ## 6.6 CoreSight Base address references The CoreSight base addresses are as follows: For the i.MX 6Quad — CPU#0: 0x82150000— CPU#1: 0x82152000 #### **Configuring JTAG Tools** — CPU#2: 0x82154000 — CPU#3: 0x82156000 • For the i.MX6 Solo, CPU#0: 0x82150000. • For the i.MX 6Dual and 6DualLite — CPU#0: 0x82150000— CPU#1: 0x82152000 ## **Chapter 7 Avoiding Board Bring-up Problems** This chapter provides recommendations for avoiding typical mistakes when bringing up a board for the first time. These recommendations consist of basic techniques that have proven useful in the past for detecting board issues and addressing the three most typical bring-up pitfalls: power, clocks, and reset. A sample bring-up checklist is provided at the end of the chapter. ## 7.1 Using a current monitor to avoid power pitfalls Excessive current can cause damage to the board. Avoid this problem by using a current-limiting laboratory supply set to the expected typical main current draw (at most). Monitor the main supply current with an ammeter when powering up the board for the first time. You can use the supply's internal ammeter if it has one. By monitoring the main supply current and controlling the current limit, any excessive current can usually be detected before permanent damage occurs. ## 7.2 Using a voltage report to avoid power pitfalls Using incorrect voltage rails is a common power pitfall. To help avoid this mistake, create a basic table called a voltage report prior to bringing up your board. This table helps validate that all the supplies are reaching the expected levels. To create a voltage report, list the following: - Your board voltage sources - Default power-up values for the board voltage sources - Best location on the board to measure the voltage level of each supply Carefully determine the best measurement location for each power supply to avoid a large voltage drop (IR drop) on the board, which causes inaccurate current values to be measured. The following guidelines help produce the best current measurements: - Measure closest to the load (in this case the i.MX6 processor). - Make two measurements: the first after initial board power-up and the second while running a heavy use-case that stresses the i.MX6 processor. Ensure that the supplies that are powering the i.MX6 meet the DC electrical specifications as listed in your chip-specific data sheet. #### **Avoiding Board Bring-up Problems** The following table illustrates how a sample voltage report table helps detect errors. The shaded cells in the PMIC LDO2 row call your attention to the difference in the expected value and measured value, which indicates a potential problem with that power rail. Table 7-1. Sample voltage report | Source | Net name | Expected (V) | | | Comment | | |---------------------|-------------|--------------|-------|------|-------------------------|--| | Main | 5V0 | 5.0 | 5.103 | C5.1 | _ | | | 3.3 V discrete reg | 3V3_DELAYED | 3.35 | 3.334 | SH1 | Requires LDO3 to enable | | | PMIC Switcher 1 | VDDARM | 1.375 | 1.377 | SH2 | _ | | | PMIC Switcher 2 | VDDSOC | 1.375 | 1.376 | SH3 | _ | | | PMIC Switcher 3 | 1V5_DDR | 1.5 | 1.501 | SH4 | _ | | | PMIC LDO1 | 1V8 | 1.8 | 1.802 | TP9 | _ | | | PMIC LDO2 | C LDO2 2V5 | | 0.3 | TP5 | _ | | | VREFDDR 0V75_REFDDR | | 0.75 | 0.751 | C8.1 | 50% of 1V5_DDR | | | Coin Cell 3V0_STBY | | 3.0 | 3.006 | TP1 | _ | | | i.MX6 | VDDARM_CAP | 1.1 | 1.114 | C6.1 | _ | | | i.MX6 | VDDHIGH_CAP | 2.5 | 2.515 | SH5 | _ | | | i.MX6 | VDDSNVS_CAP | 1.0 | 1.016 | TP2 | _ | | ## 7.3 Checking for clock pitfalls Problems with the external clocks are another common source of board bring-up issues. Ensure that all of your clock sources are running as expected. The XTALI/XTALO and the RTC\_XTALI/RTC\_XTALO clocks are the main clock sources for 24 MHz and 32 kHz reference clocks respectively on the i.MX6. Although not required, the use of low jitter external oscillators to feed CLK1\_P/N or CLK2\_P/N on the i.MX6 can be an advantage if low jitter or special frequency clock sources are required by modules driven by CLK1\_P/N or CLK2\_P/N. See the CCM chapter in your i.MX6 chip reference manual for details. If a 32.768 kHz crystal is not connected to the i.MX6, an on-chip ring oscillator is automatically used for the low-frequency clock source. When checking crystal frequencies, use an active probe to avoid excessive loading. A parasitic probe typically inhibits the 32.768 kHz and 24 MHz oscillators from starting up. Use the following guidelines: - RTC\_XTALI clock is running at 32.768 kHz (can be generated internally or applied externally). - XTALI/XTALO is running at 24 MHz (used for the PLL reference). - CLK1\_P/N/CLK2\_P/N can be used as oscillator inputs for low jitter special frequency sources. - CLK1\_P/N and CLK2\_P/N are optional. In addition to probing the external input clocks, you can check internal clocks by outputting them at the debug signals CLKO1 and CLKO2 (IOMUXed signals). See the CCM chapter in your i.MX6 chip reference manual for more details about which clock sources can be output to those debug signals. JTAG tools (see Chapter 6, "Configuring JTAG Tools") can be used to configure the necessary registers to do this. ## 7.4 Avoiding reset pitfalls Follow these guidelines to ensure that you are booting using the correct boot mode. - During initial power on while asserting the POR\_B reset signal, ensure that 24 MHz clock is active before releasing POR\_B. - Follow the recommended power-up sequence specified in your i.MX6 data sheet. - Ensure the POR\_B signal remains asserted (low) until all voltage rails associated with bootup are on. The GPIOs and internal fuses control how the i.MX6 boots. For a more detailed description about the different boot modes, refer to the system boot chapter of your i.MX6 chip reference manual. The following figures show two examples of the power-up sequence. Figure 7-1. Power up sequence example 1 Figure 7-2. Power up sequence example 2 ## 7.5 Sample board bring-up checklist The following table provides a sample board bring-up checklist. Note that the checklist incorporates the recommendations described in the previous sections. Blank cells should be filled in during bring-up as appropriate. Table 7-2. Board bring-up checklist | Checklist Item | Details | Owner | Findings & status | |------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------------------| | Note: | Note: The following items must be completed serially. | | | | 1. Perform a visual inspection. | Check major components to make sure nothing has been misplaced or rotated before applying power. | | | | 2. Verify all i.MX6 voltage rails. | Confirm that the voltages match the data sheet's requirements. Be sure to check voltages not only at the voltage source, but also as close to the i.MX6 as possible (like on a bypass capacitor). This reveals any IR drops on the board that will cause issues later. Ideally all of the i.MX6 voltage rails should be checked, but VDDARM_IN and VDDSOC_IN are particularly important voltages. These are the core logic voltages and must fall within the parameters provided in the i.MX6 data sheet. VDD_SNVS_IN, NVCC_JTAG, and NVCC_DRAM are also critical to the i.MX6 boot up. Note: NVCC_LVDS2V5 must be powered when using the chip DDR interface. This power input is used as the Pre-Driver power source for the DDR I/O pads. | | | Table 7-2. Board bring-up checklist (continued) | Checklist Item | Details | Owner | Findings & status | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------------------| | 3. Verify power up sequence. | Verify that power on reset (POR) is de-asserted (high) after all power rails have come up and are stable. Refer to the i.MX6 data sheet for details about power up sequencing. | | | | 4. Measure/probe input clocks (32 kHz, others). | Without a properly running clock, the i.MX6 will not function properly. | | | | 5. Check JTAG connectivity (RV-ICE). | This is one of the most fundamental and basic access points to the i.MX6 to allow the debug and execution of low level code. | | | | Note: The following | items may be worked on in parallel with other bring up ta | sks. | | | Access internal RAM. | Verify basic operation of the i.MX6 in system. The on-chip internal RAM starts at address 0090_0000h and is 256 Kbytes in density. Perform a basic test by performing a write-read-verify to the internal RAM. No software initialization is necessary to access internal RAM. | | | | Verify CLKO outputs (measure and verify default clock frequencies for desired clock output options) if the board design supports probing of the CLKO pin. | This ensures that the corresponding clock is working and that the PLLs are working. Note that this step requires chip initialization, for example via the JTAG debugger, to properly set up the IOMUX to output CLKO and to set up the clock control module to output the desired clock. Refer to the reference manual for more details. | | | | Measure boot mode frequencies. Set the boot mode switch for each boot mode and measure the following, (depending on system availability: NAND (probe CE to verify boot, measure RE frequency) SPI-NOR (probe slave select and measure clock frequency) MMC/SD (measure clock frequency) | This verifies the specified signals' connectivity between the i.MX6 and boot device and that the boot mode signals are properly set. Refer to the "System Boot" chapter in your device reference manual for details about configuring the various boot modes. | | | | Run basic DDR initialization and test memory. | <ol> <li>Assuming the use of a JTAG debugger, run the DDR initialization and open a debugger memory window pointing to the DDR memory map starting address.</li> <li>Try writing a few words and verify if they can be read correctly.</li> <li>If not, recheck the DDR initialization sequence and whether the DDR has been correctly soldered onto the board.</li> <li>It is also recommended that users recheck the schematic to ensure that the DDR memory has been connected to the i.MX6 correctly.</li> </ol> | | | | Avoiding Board Bring-up Problems | |----------------------------------------------------------------------------------------------------------------| | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | Hardware Development Guide for i.MX 6Quad, 6Dual, 6DualLite, 6Solo Families of Applications Processors, Rev. 0 | ## **Chapter 8 Understanding the IBIS Model** This chapter explains how to use the IBIS (input output buffer information specification) model, which is an Electronic Industries Alliance standard for the electronic behavioral specifications of integrated circuit input/output analog characteristics. The model is generated in ASCII text format and consists of multiple tables that capture current vs. voltage (IV) and voltage vs. time (VT) characteristics of each buffer. IBIS models are generally used to perform PCB-board-level signal integrity (SI) simulations and timing analyses. The IBIS model's features are as follows: - Supports fast chip-package-board simulation, with SPICE-level accuracy and faster than any transistor-level model - Provides the following for portable model data - I/O buffers, series elements, terminators - Package RLC parasitics - Electrical board description #### 8.1 IBIS structure and content An IBIS file contains the data required to model a component's input, output, and I/O buffers behaviorally in ASCII format. The basic IBIS file contains the following data: - Header information regarding the model file - Information about the component, the package's electrical characteristics, and the pin-to-buffer model mapping (i.e., which pins are connected to which buffer models) - The data required to model each unique input, output, and I/O buffer design on the component IBIS models are component-centric, meaning they allow users to model an entire component rather than only a particular buffer. Therefore, in addition to the electrical characteristics of a component's buffers, an IBIS file includes the component's pin-to-buffer mapping and the electrical parameters of the component's package. ### 8.2 Header Information The first section of an IBIS file provides the basic information about the file and its data. The following table explains the header information notation. Example 8-1 shows what header information looks like in an IBIS file. **Table 8-1. Header Information** | Keyword | Required | Description | |----------------|----------|--------------------------------------------------------------------------------------------------------| | [IBIS Ver] | Yes | Version of IBIS Specification this file uses. | | [Comment char] | No | Change the comment character. Defaults to the pipe ( ) character | | [File Name] | Yes | Name of this file. All file names must be lower case. The file name extension for an IBIS file is .ibs | | [File Rev] | Yes | The revision level of this file. The specification contains guidelines for assigning revision levels. | | [Date] | No | Date this file was created | | [Source] | No | The source of the data in this file. Data is taken from a simulation and validated on the board. | | [Notes] | No | Component or file-specific notes. | | [Disclaimer] | No | May be legally required | | [Copyright] | No | The file's copyright notice | #### **Example 8-1. Header Information** | [IBIS Ver | î] | 4.2 | |-----------|-------|-------| | [Comment | Char] | _char | | | - | | [File Name] 21x21\_imx6q\_autmtv\_003.ibs [File Rev] 003 [Date] Wed Mar 14 14:22:34 2012 [Source] FSL Viper 2012.03.14 [Notes] ## 8.3 Component and pin information The second section of an IBIS file is where the data book information regarding the component's pinout, pin-to-buffer mapping, and the package and pin electrical parameters is placed. The following table explains the component and pin information notation, and Example 8-2 shows what it looks like in an IBIS file. **Table 8-2. Component and Pin Information** | Keyword | Required | Comment | |---------------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | [Component] | Yes | The name of the component being modeled. Standard practice has been to use the industry standard part designation. Note that IBIS files may contain multiple [Component] descriptions. | | [Manufacturer] | Yes | The name of the component manufacturer | | [Package] | Yes | This keyword contains the range (minimum, typical and maximum values) over which the packages' lead resistance, inductance, and capacitance vary (the R_pkg, L_pkg, and C_pkg parameters). | | [Pin] | Yes | This keyword contains the pin-to-buffer mapping information. In addition, the model creator can use this keyword to list the package information: R, L, and C data for each individual pin (R_pin, L_pin, and C_pin parameters). | | [Package<br>Model] | No | If the component model includes an external package model (or uses the [Define Package Model] keyword within the IBIS file itself), this keyword indicates the name of that package model. | | [Pin Mapping] | No | This keyword is used if the model creator wishes to include information on buffer power and ground connections. This information may be used for simulations involving multiple outputs switching. | | [Diff Pin] | No | This keyword is used to associate buffers that should be driven in a complementary fashion as a differential pair. | | [Model<br>Selector] | | This keyword provides a simple means by which several buffers can be made optionally available for simulation at the same physical pin of the component. | **Example 8-2. Component and pin information** | [Component] | iM | X6Q | | | | | |-------------|---------|----------|---------|-------------|-------------|-----------| | [Manufactur | er] FR | EESCALE | | | | | | [Package] | | | | | | | | variable | typ | | | min | n | nax | | R_pkg | 0.350 | 8997 | | 0.0028730 | | .895806 | | L_pkg | 2.623 | 95nH | | 0.07145nH | 5 | .71558nH | | C_pkg | 3.893 | 44pF | | 0.59645pF | 2 | 19.3042pF | | [ ] | | | | D | T 4 | Q | | [Pin] sig | | | | | L_pin | | | | E_REXT | gpio | | | | 1.57274pF | | A3 PCI | E_TXM | gpio | 1 | 0.615102 | 4.09171nH | 1.58877pF | | • • • | | | | | | | | [Pin Mappin | g] pull | down_ref | pul | lup_ref | | | | A2 | GND | | PCI | E_VPH | | | | A3 | GND | | PCI | E_VPH | | | | | | | | | | | | [Diff Pin] | inv_pin | vdiff td | .elay_t | yp tdelay_ı | min tdelay_ | _max | | A6 | В6 | NA | NA | NA | NA | | | A10 | B10 | NA | NA | NA | NA | | | A12 | B12 | NA | NA | NA | NA | | #### **Understanding the IBIS Model** . . . [Model Selector] ddr ddr3\_sel11\_ds111\_mio DDR, 1.5V, ddr3 mode, 34 Ohm driver impedance rgmii\_sel11\_ds111\_mio DDR, 2.5V, 31 Ohm driver impedance ### 8.4 Model information The [Model] keyword starts the description of the data for a particular buffer. The following table shows the main sets of parameters and keywords, composing the model definition. **Table 8-3. Model information** | Keyword | Comment | |---------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------| | [Model Spec] | General set of parameters for the model simulation. | | [Receiver Thresholds] | Threshold information for the different simulation cases. | | [Temperature Range] | The temperature range over which the min, typ and max IV and switching data has been gathered. | | [Voltage Range] | The range over which Vcc is varied to obtain the min, typ and max pullup and power clamp data. | | [Pulldown]<br>[Pullup]<br>[GND_clamp]<br>[POWER_clamp] | IV information. For more details, see Section 8.4.1, "IV information." | | [Ramp]<br>[Rising Waveform]<br>[Falling Waveform] | VT information. For more details, see Section 8.4.2, "VT information." | | [Test Data] [Rising Waveform Near] [Rising Waveform Far] [Falling Waveform Near] [Falling Waveform Far] [Test Load] | VT golden model information. For more details, see Section 8.4.3, "Golden Model VT information." | #### 8.4.1 IV information IV information is composed of four Current-over-Voltage tables: [Pullup], [Pulldown], [GND\_clamp], and [Power\_clamp]. Each look-up table describes a different part of the IO cell model, as shown in the following figure. Figure 8-1. Model IV parameters' structure #### 8.4.2 VT information The following table defines the keywords that provide the information about an output or I/O buffer, and Example 8-3 shows what they look like in an IBIS file. Table 8-4. Ramp and waveform keywords | Keyword | Required | Comment | |--------------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | [Ramp] | Yes | Basic ramp rate information, given as a dV/dt_r for rising edges and dV/dt_f for falling edges, see the following equation. | | | | $\frac{dV}{dt} = \frac{20 \% \text{ to } 80\% \text{ voltage swing}}{\text{time taken to swing above voltage}}$ | | | | <b>Note:</b> The dV value is the 20% to 80% voltage swing of the buffer when driving into the specified load, R_load (for [Ramp], this load defaults to 50). For CMOS drivers or I/O buffers, this load is assumed to be connected to the voltages defined by the [Voltage Range] keyword for falling edges and to ground for rising edges. | | [Rising Waveform] | No | The actual rising (low to high transition) waveform, provided as a VT table. | | [Falling Waveform] | No | The actual falling (high to low transition) waveform, provided as a VT table. | Example 8-3. Ramp and waveform keywords example | [Ramp] | | | | |----------|----------------|----------------|----------------| | variabl | e typ | min | max | | dV/dt_r | 0.4627/0.3456n | 0.4326/0.4568n | 0.4962/0.3030n | | dV/dt_f | 0.4546/0.3481n | 0.4272/0.3918n | 0.4774/0.3569n | | R_load = | 0.2400k | | | #### **Understanding the IBIS Model** ``` [Rising Waveform] R_fixture= 0.2400k V_fixture= 0.0 V fixture min= 0.0 V_fixture_max= 0.0 time V(typ) V(min) V(max) 0.0s 0.3369uV 12.4052uV 41.7335nV 19.7866fS 0.6730uV 12.7375uV 0.3823uV 20.8863fS 0.6917uV 12.7519uV 0.4013uV 21.9489fS 0.7058uV 12.7657uV 0.4196uV [Falling Waveform] R_fixture= 0.2400k V fixture= 0.0 V_fixture_min= 0.0 V_fixture_max= 0.0 ltime V(typ) V(min) V(max) 0.0S 0.7711V 0.7211V 0.8270V 0.3334nS 0.7711V 0.7211V 0.8270V |0.3445nS 0.7711V 0.7211V 0.8269V ``` The [Ramp] keyword is always required, even if the [Rising Waveform] and [Falling Waveform] keywords are used. However, the VT tables under [Rising Waveform] and [Falling Waveform] are generally preferred to [Ramp] for the following reasons: - VT data may be provided under a variety of loads and termination voltages - VT tables may be used to describe transition data for devices as they turn on and turn off. - [Ramp] effectively averages the transitions of the device, without providing any details on the shapes of the transitions themselves. All detail of the transition ledges would be lost. The VT data should be included under two [Rising Waveform] and two [Falling Waveform] sections, each containing data tables for a Vcc-connected load and a Ground-connected load (although other loading combinations are permitted). The most appropriate load is a resistive value corresponding to the impedance of the system transmission lines the buffer will drive (own impedance). For example, a buffer intended for use in a 60 $\Omega$ system is best modeled using a 60 $\Omega$ load (R\_fixture). The following figure shows how to interpret the model data. Figure 8-2. Model data interpretation ### 8.4.3 Golden Model VT information Golden waveforms are a set of waveforms simulated using known ideal test loads. They are useful for verifying the accuracy of behavioral simulation results against the transistor level circuit model from which the IBIS model parameters originated. The following figure shows a generic test load network. Figure 8-3. Generic test load network The following table explains the golden waveform keywords. Table 8-5. Golden waveform keywords | Keyword | Required | Comment | |---------------------------------------------------------------------------------------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | [Test Data] | No | <ul> <li>Provides a set of golden waveforms and references the conditions under which they were derived.</li> <li>Useful for verifying the accuracy of behavioral simulation results against the transistor level circuit model from which the IBIS model parameters originated.</li> </ul> | | [Rising Waveform Near] [Rising Waveform Far] [Falling Waveform Near] [Falling Waveform Far] | Yes | Current-Over-Voltage tables, for far and near portions of the golden model as described by Figure 8-3 | | [Test Load] | Yes | <ul> <li>Defines a test load network and its associated electrical parameters for reference by golden waveforms under the [Test Data] keyword.</li> <li>If Test_load_type is Differential, the test load is a pair of the above circuits. If the R_diff_near or R_diff_far subparameter is used, a resistor is connected between the near or far nodes of the two circuits.</li> <li>If Test_load_type is Single_ended, R_diff_near and R_diff_far are ignored.</li> </ul> | ## 8.5 Freescale naming conventions for model names and usage in i.MX6 IBIS file The model names are defined per each [Model selector]. The models may differ from each other by having different parameters—such as voltage, drive strength, mode of operation, and slew rate. The mode of operation, drive strength, and slew rate parameters are programmable by software. ## 8.5.1 [Model Selector] ddr The "ddr" model type supports both the DDR and the RGMII protocol signals. ## 8.5.1.1 DDR [Model Selector] "ddr" models exist for DDR3, DDR3L, DDR3U and LPDDR2 protocols. This model has the following parameters: - DDR protocol - DDR IO type - Drive strength - ODT enable/disable The IBIS model name is composed from the parameters' values in two ways, as follows: - Without active ODT circuit: - <ddr protocol>\_sel<ddr\_type>\_ds<drive\_strength>\_mio - With active ODT circuit: <ddr protocol>odt\_t<ODT\_value>\_sel<ddr\_type>\_mi DDR write models ("\_mio" suffix) have no simulated ODT, as ODT is disabled during write. Write models' DS parameter is meaningful and changes to describe the different levels of drive strength. DDR read models ("\_mi" suffix) have no meaningful DS parameter, as no driving happens during read. Read models' ODT parameter is meaningful and changes to describe different levels of ODT impedance. | DDR Protocol | Selected according to the used D | DR. DDR IO voltage level is selected | |--------------|----------------------------------|--------------------------------------| | | | | accordingly. DDR IO Type Controlled by the IOMUXC\_SW\_PAD\_CTL\_GRP\_DDR\_TYPE[19:18] register in IOMUXC (IOMUX controller) DDR SEL bits, to select between DDR3 & LPDDR2. Drive strength Controlled by bits [5:3] (DSE) of the following registers in IOMUXC (IOMUX controller): IOMUXC\_SW\_PAD\_CTL\_PAD\_DRAM\_SDCLK\_x (2 registers) IOMUXC\_SW\_PAD\_CTL\_PAD\_DRAM\_CAS IOMUXC\_SW\_PAD\_CTL\_PAD\_DRAM\_RAS IOMUXC\_SW\_PAD\_CTL\_PAD\_GRP\_ADDDS IOMUXC\_SW\_PAD\_CTL\_PAD\_DRAM\_RESET IOMUXC\_SW\_PAD\_CTL\_PAD\_DRAM\_SDCKEx (2 registers) IOMUXC\_SW\_PAD\_CTL\_PAD\_DRAM\_SDODTx (2 registers) IOMUXC\_SW\_PAD\_CTL\_PAD\_GRP\_CTLDS IOMUXC\_SW\_PAD\_CTL\_PAD\_DRAM\_SDQSx (8 registers) IOMUXC\_SW\_PAD\_CTL\_PAD\_DRAM\_BxDS (8 registers) IOMUXC\_SW\_PAD\_CTL\_PAD\_DRAM\_DQMx (8 registers) ODT value Controlled by bits [18:16], [14:12], [10:8], and [6:4] in MPODTCTRL register of MMDC. #### Example 8-4. [Model Selector] DDR in IBIS file | ddr3_sel11_ds111_mio | DDR, 1.5V, ddr3 mode, 34 Ohm driver impedance | |------------------------|---------------------------------------------------| | • • • | | | lpddr2_sel10_ds111_mio | LPDDR, 1.2V, lpddr2 mode, 34 Ohm driver impedance | | lpddr2_sel10_ds110_mio | LPDDR, 1.2V, lpddr2 mode, 40 Ohm driver impedance | | ••• | | Refer to the register description in the IOMUXC chapter in the your i.MX6 chip reference manual for further details about this model. #### 8.5.1.2 RGMII This model has the following parameters: - RGMII voltage - Drive strength #### **Understanding the IBIS Model** The IBIS model name is composed from the parameters' values as follows: rgmii\_sell1\_ds<drive\_strength>\_mio Voltage Level IBIS currently supports only the 2.5 V option. 2.5 V is applied to NVCC RGMII. No further register programing is required. Drive strength Controlled by bits [5:3] (DSE) of the following registers in IOMUXC (IOMUX controller): IOMUXC\_SW\_PAD\_CTL\_PAD\_RGMII\_TXC IOMUXC\_SW\_PAD\_CTL\_PAD\_RGMII\_TX\_CTL IOMUXC\_SW\_PAD\_CTL\_PAD\_RGMII\_TDx (4 registers) IOMUXC\_SW\_PAD\_CTL\_PAD\_RGMII\_RXC IOMUXC\_SW\_PAD\_CTL\_PAD\_RGMII\_RX\_CTL IOMUXC\_SW\_PAD\_CTL\_PAD\_RGMII\_RDx (4 registers) IO Type Regardless of the voltage level, he ddr\_sel of IOMUXC\_SW\_PAD\_CTL\_GRP\_DDR\_TYPE\_RGMII should always be set to **'**11'. #### Example 8-5. [Model Selector] RGMII in IBIS file ``` rgmii_sel11_ds111_mio DDR, 2.5V, 31 Ohm driver impedance rgmii_sel11_ds110_mio DDR, 2.5V, 37 Ohm driver impedance rgmii_sel11_ds101_mio DDR, 2.5V, 45 Ohm driver impedance ... ``` ## 8.5.2 [Model Selector] gpio This model has the following parameters: - Voltage level - Drive strength - Slew rate - Speed The IBIS model name is composed from parameters' values as follows: ``` gpio<voltage_level>_ds<drive_strength>_sr<slew_rate(1 bit)><speed(2 bits)>_mio ``` Voltage Level For i.MX6 chips, there is no user configurations for the voltage level because the GPIO cell senses the NVCC and auto-configures itself accordingly. The IBIS user can choose between high and low voltage by selecting a different model at [Model Selector] Drive strength Controlled by the DSE bits (bits [5:3]) in the IOMUXC\_SW\_PAD\_CTL\_PAD\_<pad name>. Slew rate Controlled by the SRE bit (bit 0) in the IOMUXC\_SW\_PAD\_CTL\_PAD\_<pad name>. #### Speed ## Controlled by the SPEED bits (bits [7:6]) in the IOMUXC\_SW\_PAD\_CTL\_PAD\_<pad name>. #### Example 8-6. [Model Selector] gpio in IBIS file Refer to the register description in the IOMUXC chapter in your i.MX6 chip reference manual for further details about this model. ### 8.5.3 [Model Selector] lvds A single model is available for LVDS, as no configurable parameters exist for this IO model. The LVDS model is available not only for the LVDS port signals, but also for the general purpose CLK1\_x and CLK2 x, who share the same IO model. #### Example 8-7. [Model Selector] lvds in IBIS file ``` [Model Selector] lvds lvds_mio LVDS, Vos = 1.2V, Voh = 1.375, Vol = 1.025, Vovdd = 2.5 ... ``` ## 8.5.4 [Model Selector] mlb The following two models are available for MLB, as no configurable parameters exist for this IO model. #### Example 8-8. [Model Selector] Ivds in IBIS file ## 8.5.5 [Model Selector] USB At the time of publication, i.MX6 IBIS rev 3 does not contain the USB model. It is expected to be published in a future revision. ### 8.5.6 List of pins not modeled in the i.MX6 IBIS file The following table provides a list of analog or special interface pins that are not modeled in the i.MX6 IBIS file. Table 8-6. i.MX6 pins not supported by IBIS | ANALOG | MIPI | HDMI | PCle | SATA | Analog USB | |-----------|-----------|-------------|----------|----------|---------------| | RTC_XTALI | CSI_CLK0M | HDMI_CLKM | PCIe_RXM | SATA_RXM | USB_H1_DN | | RTC_XTALO | CSI_CLK0P | HDMI_CLKP | PCIe_RXP | SATA_RXP | USB_H1_DP | | XTALI | CSI_D0M | HDMI_D0M | PCIe_TXM | SATA_TXM | USB_H1_VBUS | | XTALO | CSI_D0P | HDMI_D0P | PCIe_TXP | SATA_TXP | USB_OTG_DN | | ZQPAD | CSI_D1M | HDMI_D1M | | | USB_OTG_DP | | | CSI_D1P | HDMI_D1P | | | USB_OTG_VBUS | | | CSI_D2M | HDMI_D2M | | | USB_OTG_CHD_B | | | CSI_D2P | HDMI_D2P | | | | | | CSI_D3M | HDMI_DDCCEC | | | | | | CSI_D3P | HDMI_HPD | | | | | | DSI_CLK0M | | | | | | | DSI_CLK0P | | | | | | | DSI_D0M | | | | | | | DSI_D0P | | | | | | | DSI_D1M | | | | | | | DSI_D1P | | | | | #### NOTE In rev3 of the i.MX6 IBIS, some of the above unsupported pins are described as "GPIO" cells. These are no more than placeholders and cannot be used for signal modeling. ## 8.6 Quality assurance for the IBIS models The IBIS models are validated against the IBIS specification, which provides a way to objectively measure the correlation of model simulation results with reference transistor-level spice simulation or measurements. Correlation The process of making a quantitative comparison between two sets of I/O buffer characterization data, such aslab measurement vs. structural simulation or behavioral simulation vs. structural simulation. Correlation Level A means for categorizing I/O buffer characterization data based on how much the modeling engineer knows about the processing conditions of a sample component and which correlation metric he or she used. All models (GPIO, DDR, LVDS, MLB) have passed the following checks: - IBISCHK without errors or unexplained warnings - Data for basic simulation checked - Data for timing analysis checked - Data for power analysis checked - Correlated against Spice simulations Validation reports can be provided upon demand. ## 8.7 IBIS usage Freescale board designers used the i.MX6Q IBIS model with the Hyperlynx tool by Mentor Graphics. The HyperLynx version used was HyperLynx v8.1.1 + Update 2. Effective board design results achieved after loading: - i.MX6Q IBIS model. - Companion IC IBIS models. - Board model in HyperLynx format. Board simulations for various GPIO, LVDS, and DDR signals were then run. #### 8.8 References Consult the following references for more information about the IBIS model. - IBIS Open Forum (http://www.eda.org/ibis/) - The IBIS Open Forum consists of EDA vendors, computer manufacturers, semiconductor vendors, universities, and end-users. It proposes updates and reviews, revises standards, and organizes summits. It promotes IBIS models and provides useful documentation and tools. - IBIS specification (http://eda.org/pub/ibis/ver5.0/) ## **Chapter 9 Using the Manufacturing Tool** #### 9.1 Overview The i.MX manufacturing tool is designed to flash firmware onto storage devices such as NAND or eSD and preload the data area with media files in an efficient and convenient manner. It is intended for Freescale Semiconductor customers or their OEMs who plan to mass manufacture i.MX-based products. The application is not designed to test the devices or to diagnose manufacturing problems. Devices initialized with this application still need to be functionally verified. ## 9.2 Feature summary The tool includes the following features: - Continuous operation—operations automatically begin with the connection of a new device, and multiple operations such as update and copy can be linked together seamlessly. - Enumeration—static-ID firmware loaded into RAM in recovery-mode prevents Windows® from enumerating every device. - AutoPlay—various Windows® 'pop-up' application and status messages, such as Explorer in Windows® XP and Windows 7. In addition, the following characteristics improve the tool's ease of use: - An independent process bar is set up for each physical USB port. - The tool begins processing with the connection of the first device detected and allows users to replace each device after completion instead of needing to wait for all devices to complete. - The tool uses color-based indicators to indicate the work status on each of the ports. - Blue indicates the device is being processed. - Green indicates the device was successfully processed and that the programmed device can be replaced with a new one independent of the device's progress. - Red indicates the device failed to process. #### 9.3 Other references For more detailed information about the manufacturing tool, see the following documents included in the manufacturing tool release package. Contact your local Freescale sales office for assistance obtaining documents if needed: • For detailed information about how to use the manufacturing tool, see *Manufacturing Tool V2 Quick Start Guide*. #### **Using the Manufacturing Tool** - For detailed information about how to script the processing operations of the manufacturing tool, see the *Manufacturing Tool V2 UCL User Manual*. - For information about how to generate the manufacturing tool firmware for Linux and Android, see *Manufacturing Tool V2 Linux or Android Firmware Development Guide*. - For the change list and known issues, see "Manufacturing Tool V2 Release Notes". ## Chapter 10 Using BSDL for Board-level Testing #### 10.1 BSDL overview BSDL, which stands for boundary scan description language, is used for board-level testing after components have been assembled. The interface for this test uses the JTAG pins. The definition is contained within IEEE Std 1149.1. #### 10.2 How BSDL functions A BSDL file defines the internal scan chain, which is the serial linkage of the IO cells, within a particular device. The scan chain looks like a large shift register, which provides a means to read the logic level applied to a pin or to output a logic state on that pin. Using JTAG commands, a test tool uses the BSDL file to control the scan chain so that device-board connectivity can be tested. For example, when using an external ROM test interface, the test tool would do the following: - 1. Output a specific set of addresses and controls to pins connected to the ROM - 2. Perform a read command and scan out the values of the ROM data pins. - 3. Compare the values read with the known golden values. Based on this procedure, the tool can determine whether the interface between the two parts is connected properly and does not contain shorts or opens. ## 10.3 Downloading the BSDL file The BSDL file for each i.MX processor is stored on the Freescale website upon product release. Contact your local sales office or fields applications engineer to check the availability of information prior to product releases. ## 10.4 Pin coverage of BSDL Each pin is defined as a port within the BSDL file. You can open the file with a text editor (like Wordpad) to review how each pin will function. The BSDL file defines these functions as shown: #### Using BSDL for Board-level Testing The appearance of "linkage" in a pin's file implies that the pin cannot be used with boundary scan. These are usually power pins or analog pins that cannot be defined with a digital logic state. #### 10.5 **Boundary scan operation** The boundary scan operation is controlled by: - BOOT MODEO, BOOT MODE1, and JTAG MOD pins - On-chip Fuse bits The JTAG\_MOD pin state controls the selection of JTAG to the core logic or boundary scan operation. See the following references for further information: - The "System JTAG Controller (SJC)" chapter in your chip reference manual for the definitions of the JTAG interface operations. - The "JTAG Security Modes" section in the same chapter for an explanation of the operation of the e-Fuse bit definitions in the following table. - The "Fusemap" chapter in your device reference manual the fusemap tables. | Pin name | Logic state | Description | |----------------------------------------------------|-------------------------|---------------------------------------------------------------| | JTAG_MOD | 1 | IEEE 1149.1 JTAG compliant mode | | BOOT_MODE[1:0] | [0:0]<br>[0:1]<br>[1:0] | Boot From Fuses Serial Downloader Internal Boot (Development) | | POR_B 1 Power On Reset for the device e-Fuse bits | | | | JTAG_SMODE[1:0] | [0:0]<br>[0:1] | JTAG enable mode<br>Secure JTAG mode | | SJC_DISABLE | 0 | Secure JTAG Controller is enabled | Table 10-1. System considerations for BSDL #### 10.6 IO pin power considerations The boundary scan operation uses each of the available device pins to drive or read values within a given system. Therefore, the power supply pin for each specific module must be powered in order for the IO buffers to operate. This is straightforward for the digital pins within the system. SATA and PCIe are not digital interfaces, but these modules provide built-in support for the IEEE 1149.6 extension for AC testing of their pins. Therefore, these modules must also be powered when utilizing a scan chain that contains the pins from these modules, or the scan chain does not function properly. Preliminary—Subject to Change Without Notice # **Chapter 11 Using the RMII Interface** ### 11.1 Overview This chapter provides supporting instructions for the use of the i.MX6 Ethernet RMII interface. #### **NOTE** This chapter only covers the required hardware and register settings. Modifications to the Ethernet driver or its initialization code are beyond its scope. For this information, see your BSP documentation. ## 11.2 Configuring the RMII signal connections Figure 11-1. Reference schematic, part 1 of 2 Figure 11-2. Reference schematic, part 2 of 2 #### Using the RMII Interface Figure 11-2 provides a reference schematic, which shows the connections required to use the RMII interface. These signal connections are generally self-explanatory or explained in your chip reference manual. However, there are some required modifications. ## 11.3 Generating the reference clock The Ethernet MAC needs to have a reference clock, which can be generated in one of the following three ways: - On chip clock generator - By an external oscillator - By the RMII PHY Note that the pin labeled "ENET\_REF\_CLK" in Figure 11-2 is only required by the full MII interface. It is not used by the RMII interface. ## 11.4 Generating the reference clock on chip There are two possible pins that can either source or sink the reference clock: GPIO\_16 and RGMII\_TX\_CTL. The GPIO\_16 pin is the preferred choice because it has the advantage of being in a high voltage IO domain, which means it can be used at the standard 3.3 V IO voltage levels. RGMII\_TX\_CTL should only be used if pin function loadings are such that GPIO\_16 is unavailable. ## 11.4.1 Using the GPIO\_16 pin to generate the reference clock The following figure shows how to configure the GPIO\_16 pad to generate the reference clock. #### Internal Reference Clock Figure 11-3. Using the GPIO\_16 pad Note that the block labeled "ANATOP" is really the Analog Ethernet PLL. See your chip reference manual for its control register figure. Bits 1–0 of CCM\_ANALOG\_PLL\_ENETn control the frequency fed to the Ethernet MAC and should be set to 01b to obtain 50 MHZ. To use GPIO 16 as the RMII reference clock source, use the following: - Set mode to ALT2 (MUX MODE[2:0] = 010). - Set the SION bit. Note that this is not required because the function setting controls the signal path, but it is good practice as it reminds the user that the clock needs to fed back into the Ethernet MAC. - For the internal clock case, set GPR1[21]. GPR1[21] controls the actual clock source. - When cleared, it obtains the ENET Tx reference clock from a pad (external OSC for both external PHY and internal controller). - When set, it obtains the ENET Tx reference clock from ANATOP (loopback through pad) and sends out to the external PHY. #### Using the RMII Interface The Daisy Chain register also needs to be set correctly to force the input to use the right pin. Note that there is a subtle difference between the i.MX 6Quad/6Dual families and the i.MX 6DualLite/6Solo families that affects the correct setting: - For i.MX6Quad/6Dual—To use GPIO\_16, set DAISY[0] = 1. If DAISY[0] is left at its reset value (0b), RGMII\_TX\_CTL will be used instead. See section 38.3.528 of the Reference Manual - For i.MX 6DualLite/6Solo—To use GPIO\_16, leave the value of DAISY[0] at is reset value (0b). To use GPIO\_16, set DAISY[0] = 1. For further information, see the "DAISY (IOMUXC\_IOMUXC\_ENET\_IPG\_CLK\_RMII\_SELECT\_INPUT)" section in the "IOMUX Controller (IOMUXC)" chapter of your chip reference manual. Note that while you can use the default pad settings as shown in the "SW\_PAD\_CTL (IOMUXC\_IOMUXC\_SW\_PAD\_CTL\_PAD\_GPIO\_16)" section in the IOMUX controller chapter, it may be desirable to set the Slew Rate Field, SRE[0], to Fast (SRE[0] = 1). ### 11.4.2 Using RGMII\_TX\_CTL to generate the reference clock RGMII\_TX\_CTL is in the RGMII IO voltage domain, which has a maximum voltage of 1.9 V (2.5 V in T.O. 1.2). Therefore, to use RGMII\_TX\_CTL, you must use a level shifter to match the RMII PHY voltage levels. This is why GPIO 16 is preferred. To use RGMII\_TX\_CTL, set the following: - In the Daisy Chain register, ensure DAISY[0] is cleared; note that this is its default setting after reset. - Set RGMII\_TX\_CTL pad mux register to ALT7. - If desired, set the SION bit as discussed in Section 11.4.1, "Using the GPIO\_16 pin to generate the reference clock." ## 11.5 Using an external clock Figure 11-4. External clock configuration (external oscillator shown) Figure 11-4 shows how to use an external clock. This configuration is almost identical when using an external oscillator or the RMII PHY to supply a clock. The only required modification to an RMII PHY instead of the external oscillator is to clear GPR1[21] (GPR1[21] = 0) to select the external clock input. All other settings remain the same. Using the RMII Interface Hardware Development Guide for i.MX 6Quad, 6Dual, 6DualLite, 6Solo Families of Applications Processors, Rev. 0 ## **Appendix A Development Platforms** This appendix provides a complete list of the development platforms that are available from Freescale to support the following i.MX6 families of processors: - i.MX 6Quad - i.MX 6Dual - i.MX 6DualLite - i.MX 6Solo You can use these tables as a quick guide for finding the best development platform for your needs. Note that although these development platforms are based on a specific product family, they will work with any of the i.MX product families listed above. Table A-1. SABRE Board for Smart Devices | Version i.MX used | i.MX6 Quad | |-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Schematic PN and Rev. | 170-27392 | | Features | <ul> <li>1 Gbyte DDR3</li> <li>SPI Nor</li> <li>eMMC Socket</li> <li>SD Card Socket</li> <li>SATA</li> <li>LVDS Ports 0 &amp; 1</li> <li>HDMI</li> <li>Port of CSI CMOS Sensor (camera)</li> <li>MIPI CMOS Sensor</li> <li>MIPI Display Port</li> <li>Parallel Display Port</li> <li>TouchScreen</li> <li>Audio CODEC</li> <li>Ethernet</li> <li>3 Axis Accelerometer</li> <li>Barometer</li> <li>Digital eCompass</li> <li>Aux SDIO Socket</li> <li>CAN Port (optional)</li> <li>Mini PCle</li> </ul> | | Quick Start Guide | Available at freescale.com/imxsabre on the Freescale website. | | Schematic | Available at freescale.com/imxsabre on the Freescale website. | | Layout | Available at freescale.com/imxsabre on the Freescale website. | #### Table A-2. SABRE Platform for Smart Devices | Version i.MX used | i.MX 6Quad i.MX 6DualLite | |-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Schematic PN and Rev. | 170-27392 | | Features | <ul> <li>1Gbyte DDR3</li> <li>SPI Nor</li> <li>eMMC Socket</li> <li>SD Card Socket</li> <li>SATA</li> <li>LVDS Ports 0 &amp; 1</li> <li>HDMI</li> <li>Port of CSI CMOS Sensor (camera)</li> <li>MIPI CMOS Sensor</li> <li>MIPI Display Port</li> <li>EPD Display Port</li> <li>Parallel Display Port</li> <li>TouchScreen</li> <li>Audio CODEC</li> <li>Ethernet</li> <li>Light Sensor</li> <li>3 Axis Accelerometer</li> <li>Barometer</li> <li>Digital eCompass</li> <li>Aux SDIO Socket</li> <li>CAN Port (optional)</li> <li>Mini PCIe</li> <li>GPS Receiver</li> <li>Battery Charger Options</li> </ul> | | Quick Start Guide | Available at freescale.com/imxsabre on the Freescale website. | | Schematic | Available at freescale.com/imxsabre on the Freescale website. | | Layout | Available at freescale.com/imxsabre on the Freescale website. | # **Appendix B Revision History** This appendix provides a list of the substantive differences between the revisions of this document. This revision is the initial release. Hardware Development Guide for i.MX 6Quad, 6Dual, 6DualLite, 6Solo Families of Applications Processors, Rev. 0 Freescale Semiconductor B-1