Questions about the RT1176 SEMC interface timing in synchronized ADMUX SRAM mode

cancel
Showing results for 
Show  only  | Search instead for 
Did you mean: 

Questions about the RT1176 SEMC interface timing in synchronized ADMUX SRAM mode

570 Views
raincorn233
Contributor I

Hi, I'm now using RT1176 as our control unit. In order to get more performance in our product, we have added a FPGA on our board. They communicate with each other through SEMC in synchronized ADMUX SRAM mode, but I have several issues about the timing diagram.

  1. How should I configure this interface in synchronized ADMUX SRAM mode, or can you post me with a reference?

    I have read many documents and found that there is almost no reference about synchronization SRAM mode. When I read the SDK(fsl_semc.h), I have found many configuration items about the timing, but the offical manual only refers to CES, CEH, AS, LC and RD in our mode. Do the other options such as tAddrHold_Ns and tWriteSetup_Ns need to be configured?

    39a46539986147120e6e486ce13da2e.png

     2. I understand that the Read time can be configured by SRAMCR2[RD]. And if that the vaule is set to 2 clock cycles, when does DQS sampling pulse occur?

    I have drawn my guess in the diagram, and the green line acts as the capture edge, the red box acts as the data range. The timing diagram in 2 clock cycles is right or not?

    Snipaste_2023-03-06_09-15-25.png

     

Tags (1)
0 Kudos
Reply
1 Reply

546 Views
jingpan
NXP TechSupport
NXP TechSupport

Hi @raincorn233 ,

1 tAddrHold_Ns should be AH. But I don't know what is tWriteSetup_Ns. You can refer to these diagram.

jingpan_1-1678699246637.png

 

2. Yes, correct.

 

Regards,

Jing

0 Kudos
Reply