Bursting supported on SEMC SRAM mode?

cancel
Showing results for 
Show  only  | Search instead for 
Did you mean: 

Bursting supported on SEMC SRAM mode?

Jump to solution
768 Views
mgarrison
Contributor II

I have set up an RT1064 with SEMC bus connected to an FPGA using the SRAM mode. It is configured for 8-bit, ADMUX, ASYNC mode. When I turn on bursting (at any length) and perform a read, there is no difference in the bus signals. Four independent 8-bit transactions take place, including address phase.  Is this meant to work? It would be a nice way to increase performance since most of our data transfers are 512 bytes.

I did try SYNC mode and can see the difference there on the bus. Is it possible it's not supported in ASYNC mode?

Thanks.

0 Kudos
1 Solution
760 Views
jingpan
NXP TechSupport
NXP TechSupport

Hi @mgarrison ,

ASYNC mode doesn't support burst.

 

Regards,

Jing

View solution in original post

0 Kudos
2 Replies
761 Views
jingpan
NXP TechSupport
NXP TechSupport

Hi @mgarrison ,

ASYNC mode doesn't support burst.

 

Regards,

Jing

0 Kudos
751 Views
mgarrison
Contributor II

Thanks for the quick reply. Please update your documentation. There is no mention of that anywhere.

0 Kudos