imx7 ADC Predevider

キャンセル
次の結果を表示 
表示  限定  | 次の代わりに検索 
もしかして: 

imx7 ADC Predevider

930件の閲覧回数
erikfriedel
Contributor III

Hi

This question may seems trivial, but I just can't find an answer.

In the i.MX7 Dual Applications Processor Reference Manual, "IMX7DRM.pdf" at page 4941 you can see 14.1.4: Clocks and timing.

The Global clock the ADC is receiving is 24MHz. The Manual says, that the adc analogue clock can vary from 300kHz to 6MHz and that the 24MHz clock can be devided by 4, 8, 16, 32, 64 and 128.

My problem is, that 24MHz : 128 = 187.5kHz.      How does this work, and why did the manual say 300kHz?

Could someone please explain it to me?

Best regards

ラベル(2)
タグ(2)
0 件の賞賛
3 返答(返信)

755件の閲覧回数
Yuri
NXP Employee
NXP Employee

 

Hello,

 

  According to hardware specs of the i.MX7, shown in i.MX7 Datasheet(s)

in table, named “Recommended operating conditions for 12-bit ADC”

parameter Main Clock Frequency FCLK should be in range 300 KHz - 6 MHz.

 

pastedImage_1.png

Have a great day,

Yuri

 

------------------------------------------------------------------------------

Note: If this post answers your question, please click the Correct Answer

button. Thank you!

0 件の賞賛

755件の閲覧回数
erikfriedel
Contributor III

Thank you

My question is, why you are able to select the 128 divider. This would result in a analogue core clock of 187500Hz, wouldn't it?

0 件の賞賛

755件の閲覧回数
Yuri
NXP Employee
NXP Employee

Hello,

  the 128 divider is a feature, supported by generic IP, embedded in i.MX.

Regards,

Yuri.

0 件の賞賛