i.mx6 CSI0_DATA_EN

取消
显示结果 
显示  仅  | 搜索替代 
您的意思是: 
已解决

i.mx6 CSI0_DATA_EN

跳至解决方案
2,695 次查看
allanmatthew
Contributor IV

Is there a diagram anywhere of the timing required when using the CSI0_DATA_EN pin?  The Reference Manual and i.MX6 datasheets do not show the pin in any diagram or description that I've seen. 

Furthermore, is there any configuration required to enable the DATA_ENABLE pin beyond setting it in the DTB (pinctl_ipu1_2) and setting the csi_param.data_en_pol?

Thanks

0 项奖励
回复
1 解答
2,310 次查看
allanmatthew
Contributor IV

For anyone else struggling with this, I received this diagram from FSL support:

Screen Shot 2014-08-29 at 7.14.52 AM.png

Screen Shot 2014-08-29 at 7.15.18 AM.png

在原帖中查看解决方案

0 项奖励
回复
4 回复数
2,311 次查看
allanmatthew
Contributor IV

For anyone else struggling with this, I received this diagram from FSL support:

Screen Shot 2014-08-29 at 7.14.52 AM.png

Screen Shot 2014-08-29 at 7.15.18 AM.png

0 项奖励
回复
2,310 次查看
igorpadykov
NXP Employee
NXP Employee

Hi Allan

I am afraid such diagram is not available.

Answer on second qustion is no, in Freescale BSPs this DATA_ENABLE

signal is just set to correct value, so CSI could accept data.

Best regards

chip

-----------------------------------------------------------------------------------------------------------------------

Note: If this post answers your question, please click the Correct Answer button. Thank you!

-----------------------------------------------------------------------------------------------------------------------

0 项奖励
回复
2,310 次查看
allanmatthew
Contributor IV

Chip- should the DE be active-high or active-low?

0 项奖励
回复
2,310 次查看
igorpadykov
NXP Employee
NXP Employee

DE is active-high

Best regards

chip

0 项奖励
回复