i.MX6SDL register access time.

キャンセル
次の結果を表示 
表示  限定  | 次の代わりに検索 
もしかして: 

i.MX6SDL register access time.

ソリューションへジャンプ
1,087件の閲覧回数
satoshishimoda
Senior Contributor I

Hi community,

We have some questions about i.MX6SDL register access

Please see our questions as below.

[Q1]

Would you let me know what clock is used to access (read/write) a peripheral register?

(e.g. eCSPI, EIM, etc...)

I feel ipg_clk_root is used, right?

[Q2]

Would you let me knwo how log clock cycle is needed to access a peripheral register?

Best Regards,

Satoshi Shimoda

ラベル(1)
0 件の賞賛
返信
1 解決策
945件の閲覧回数
igorpadykov
NXP Employee
NXP Employee

Hi Satoshi

access time is described in sect.13.1.1 Features  IMX6SDLRM

Peripheral read transactions require a minimum of 2 hclk clocks, and unbuffered

write transactions require a minimum of 3 hclk clocks.

clocks shown on Table 13-1. AIPSTZ Clocks

Best regards

igor

-----------------------------------------------------------------------------------------------------------------------

Note: If this post answers your question, please click the Correct Answer button. Thank you!

-----------------------------------------------------------------------------------------------------------------------

元の投稿で解決策を見る

0 件の賞賛
返信
1 返信
946件の閲覧回数
igorpadykov
NXP Employee
NXP Employee

Hi Satoshi

access time is described in sect.13.1.1 Features  IMX6SDLRM

Peripheral read transactions require a minimum of 2 hclk clocks, and unbuffered

write transactions require a minimum of 3 hclk clocks.

clocks shown on Table 13-1. AIPSTZ Clocks

Best regards

igor

-----------------------------------------------------------------------------------------------------------------------

Note: If this post answers your question, please click the Correct Answer button. Thank you!

-----------------------------------------------------------------------------------------------------------------------

0 件の賞賛
返信