i.MX23 DC-DC clock domain

cancel
Showing results for 
Show  only  | Search instead for 
Did you mean: 

i.MX23 DC-DC clock domain

Jump to solution
842 Views
lategoodbye
Senior Contributor I

Hi,

according to this question https://community.freescale.com/thread/352940 i created a little ASCII art of the i.MX23 DC-DC clock domain accordingly to the diagramm in the RM:

https://gist.github.com/lategoodbye/e1f462869bfd94843d20

I guess the third parent clock is clk_tv108m_ng because the frequencies for values 0x04, 0x05, 0x06 and 0x07 doesn't fit to ref_pll or ref_xtal.

Is it correct?

Thanks Stefan

Labels (1)
Tags (2)
0 Kudos
1 Solution
696 Views
igorpadykov
NXP Employee
NXP Employee

Hi Stefan

right is latest revision

Best regards

igor

View solution in original post

0 Kudos
3 Replies
696 Views
igorpadykov
NXP Employee
NXP Employee

Hi Stefan

i.MX28 has not clk_tv108m_ng, but the same FREQSEL settings,

so seems this clock produced just from separate PLL PFD.

Best regards

igor

-----------------------------------------------------------------------------------------------------------------------

Note: If this post answers your question, please click the Correct Answer button. Thank you!

-----------------------------------------------------------------------------------------------------------------------

0 Kudos
696 Views
lategoodbye
Senior Contributor I

Hi igor,

i noticed in i.MX28 Applications Processor Reference Manual, Rev. 1, 2010 there are the same values for FREQSEL as in the i.MX23 Reference Manual.

But in i.MX28 Applications Processor Reference Manual, Rev. 2, 08/2013 they are a little bit different.

What is the right version?

Thanks

Stefan

0 Kudos
697 Views
igorpadykov
NXP Employee
NXP Employee

Hi Stefan

right is latest revision

Best regards

igor

0 Kudos