Reference clock of DLL (Delay Line) in Read Path in DDR mode.

キャンセル
次の結果を表示 
表示  限定  | 次の代わりに検索 
もしかして: 

Reference clock of DLL (Delay Line) in Read Path in DDR mode.

ソリューションへジャンプ
1,290件の閲覧回数
takayuki_ishii
Contributor V

Hello community,

I have one question about reference clock(ipp_card_clk_in) frequency of DLL (Delay Line)

if uSDHC is in DDR(dual data rate) mode.

I think that

   * 50MHz in SD3.0 DDR mode

   * 52MHz in EMMC4.4 DDR mode

So reference clock period of ipp_card_clk_in are 

   * 20ns = 1/50MHz in SD3.0 DDR mode

   * 19.2ns = 1/52MHz in EMMC4.4 DDR mode.

It is not 100 or 104MHz(10 or 9.62nsec) in each DDR mode.

Is it correct?

Best regards,

Ishii.

ラベル(1)
0 件の賞賛
返信
1 解決策
1,171件の閲覧回数
igorpadykov
NXP Employee
NXP Employee

Hi Ishii

regarding these questions - yes your understanding for them all is correct.

Best regards
igor
-----------------------------------------------------------------------------------------------------------------------
Note: If this post answers your question, please click the Correct Answer button. Thank you!
-----------------------------------------------------------------------------------------------------------------------

元の投稿で解決策を見る

0 件の賞賛
返信
2 返答(返信)
1,172件の閲覧回数
igorpadykov
NXP Employee
NXP Employee

Hi Ishii

regarding these questions - yes your understanding for them all is correct.

Best regards
igor
-----------------------------------------------------------------------------------------------------------------------
Note: If this post answers your question, please click the Correct Answer button. Thank you!
-----------------------------------------------------------------------------------------------------------------------

0 件の賞賛
返信
1,171件の閲覧回数
takayuki_ishii
Contributor V

Hello Igor,

Thank you for your quick response.

I will answer it to my customer.

Best regards,

Ishii.

0 件の賞賛
返信