Power-up sequence of DDR and NVCC supply

キャンセル
次の結果を表示 
表示  限定  | 次の代わりに検索 
もしかして: 

Power-up sequence of DDR and NVCC supply

ソリューションへジャンプ
1,590件の閲覧回数
vijayalakshmi
Contributor I

Can the DDR supply be applied after the NVCC_xxxx supplies have been applied for i.mx6 SoloDualLite device.

ラベル(1)
0 件の賞賛
返信
1 解決策
1,423件の閲覧回数
weidong_sun
NXP TechSupport
NXP TechSupport

Hello,

       i.mx6 SoloDualLite ? we don't have this type of processor, maybe it is i.MX6SL(Sololite)

       You can refer to i.MX6SL evk schematic(spf-27452_b.pdf), see page 4, from it, you can find SW3/SW4 supply DDR, it also means DDR's power should be up after SW1(VDD_ARM_IN / VDD_SOC_IN) & SW2(VDD_HIGN_IN1/2/3/4).

Regards,

weidong

元の投稿で解決策を見る

0 件の賞賛
返信
3 返答(返信)
1,423件の閲覧回数
art
NXP Employee
NXP Employee

Do you mean the i.MX6 Solo or DualLite processors? If so, the i.MX6Solo/DualLite Data Sheet document does not define any special sequencing of NVCC_DRAM supply voltage versus other NVCC_xxxx voltages. So, the answer is: yes, it is possible to apply NVCC_DRAM voltage after other NVCC_xxxx voltages on i.MX6Solo/DualLite processors.


Have a great day,
Artur

-----------------------------------------------------------------------------------------------------------------------
Note: If this post answers your question, please click the Correct Answer button. Thank you!
-----------------------------------------------------------------------------------------------------------------------

0 件の賞賛
返信
1,423件の閲覧回数
vijayalakshmi
Contributor I

Thank you for the reply.

We are using a Dual Lite part. We had this doubt as in the reference Schematic SCH-27767, NVCC_xxxx are applied after all other supplies are applied (i.e P3V3_DELAYED which is controlled by VGEN5 of PMIC).

0 件の賞賛
返信
1,424件の閲覧回数
weidong_sun
NXP TechSupport
NXP TechSupport

Hello,

       i.mx6 SoloDualLite ? we don't have this type of processor, maybe it is i.MX6SL(Sololite)

       You can refer to i.MX6SL evk schematic(spf-27452_b.pdf), see page 4, from it, you can find SW3/SW4 supply DDR, it also means DDR's power should be up after SW1(VDD_ARM_IN / VDD_SOC_IN) & SW2(VDD_HIGN_IN1/2/3/4).

Regards,

weidong

0 件の賞賛
返信