Imx8 quad with Flash Memory Toggle

cancel
Showing results for 
Show  only  | Search instead for 
Did you mean: 

Imx8 quad with Flash Memory Toggle

1,437 Views
shai_b
Senior Contributor II

Dear Team,

My customer has a design with Imx8 quad and he has an inquiry about Flash Memory Toggle.

Could you please help me to understand the connection between the IMX8 quad(page 58) and the Flash DDR?

The customer don't know How to connect the below pin:

  1.  
    nDQS to Flash DDR
  2. nRB[0..3]

imx8_q_mem_1.pngimx8_q_mem_2.png

Waiting for your kind feedback, Many thanks.

Best regards 

Shai

 

Tags (1)
0 Kudos
Reply
5 Replies

1,400 Views
shai_b
Senior Contributor II

Dear team,

Could you please check my connection between the IMX8 quad and the toggle flash DDR, Attached schematics below:

toggle_ddr_imx8m.png

I am not sure about the connections between NAND_nREADY and RE0, please review and advise back.

Waiting for your mind feedback, many thanks.

Kind regards,

Shai

0 Kudos
Reply

1,389 Views
brian14
NXP TechSupport
NXP TechSupport

Hi, @shai_b 

This type of NAND Flash Memory Toggle (ONFI NV-DDR2) based on iMX8 Quad datasheet is supported but I can't see the function of

RE0
NRE0
RNB0
ODT0

Could you please provide memory datasheet?

With this datasheet we will be able to resolve the function of this pins and identify the correct connection with the iMX8.

Best regards,
Brian.

1,377 Views
shai_b
Senior Contributor II

@brian14 Hello,

Please find attached the customer DDR datasheet, we waiting for your kind feedback.

Thanks a lot.

regards,

Shai 

1,365 Views
brian14
NXP TechSupport
NXP TechSupport

Hi, Shai

Thank you for the datasheet.

Based on the provided datasheet RE0 and NRE0 are read-enable pins in differential signaling.
The i.MX NAND interface doesn't have support for a read enable working in differential signaling, but it seems that memory can work for some operations using only NRE0, so I can suggest testing operations using only this pin (as you connect) or changing the memory with a read enable with single-ended support.

About NAND_nREADY is right connected to RNB0 (Ready/Busy), but based on the provided schematic it seems that RNB0 is an input but the datasheet describes the Ready/Busy pin as an output.

In general, the pins are right connected but you have to test as a single-ended read enable pin and review the ready/busy pin as an output.

If you have any questions or concerns, don’t hesitate to let me know.

Best regards,
Brian.

0 Kudos
Reply

1,328 Views
shai_b
Senior Contributor II
@brain
Thanks a lot for your support.
I will keep you posted as needed.

Kind regards,
Shai