IMX7 SDIO detail HW guideline for layout?

キャンセル
次の結果を表示 
表示  限定  | 次の代わりに検索 
もしかして: 

IMX7 SDIO detail HW guideline for layout?

ソリューションへジャンプ
1,650件の閲覧回数
frankyhsu
Contributor III

We are doing the layout but we found the SDIO layout is not detail in HW design guide including the maximum length allowed and the tolerance. It should be described in detail in the HW design guide. Could you please help to have some comment for this?

Thanks.

Franky.

ラベル(2)
タグ(1)
1 解決策
1,261件の閲覧回数
igorpadykov
NXP Employee
NXP Employee

Hi Franky

 

one can use ibis simulations, I am not aware of special SDIO trace length restrictions.

 

~igor

元の投稿で解決策を見る

0 件の賞賛
6 返答(返信)
1,261件の閲覧回数
frankyhsu
Contributor III

Hi Igor,

Got it. As you said, it will be case by case.

Thanks.

0 件の賞賛
1,261件の閲覧回数
igorpadykov
NXP Employee
NXP Employee

Hi Franky

one can follow sect.3.5.8 High speed signal routing recommendations i.MX6 System
Development User’s Guide
http://cache.freescale.com/files/32bit/doc/user_guide/IMX6DQ6SDLHDG.pdf

Best regards
igor
-----------------------------------------------------------------------------------------------------------------------
Note: If this post answers your question, please click the Correct Answer button. Thank you!
-----------------------------------------------------------------------------------------------------------------------

0 件の賞賛
1,261件の閲覧回数
frankyhsu
Contributor III

Hi Igor,

 

The document is good for us and it includes most suggestion but we are still lack of information about the maximum SDIO allowed length and tolerance. The tolerance can be found on a HW review checking excel with a +/-50mil requirement. The maximum length become the only question we are highlighted by my customer. We use eMMC and WiFi module on SDIO bus.

 

Thanks.

0 件の賞賛
1,261件の閲覧回数
igorpadykov
NXP Employee
NXP Employee

Hi Franky

document recommends :

Similar DDR rules must be followed for data, address and control as for SD module interfaces.

~igor

0 件の賞賛
1,261件の閲覧回数
frankyhsu
Contributor III

Hi Igor,

The DDR length defined in "IMX7DSHDG" guideline shows maximum is 1400mils for LPDDR2/3 and 1900mils for DDR3. Both 1400mil and 1900mil is small for a system application. The i.MX7 Sabre EVB also has more than 3000mil SDIO trace. That's why we do not think the value defined for DDR can not be used on SDIO case that the EVB seems also to violate it.

Thanks.

1,262件の閲覧回数
igorpadykov
NXP Employee
NXP Employee

Hi Franky

 

one can use ibis simulations, I am not aware of special SDIO trace length restrictions.

 

~igor

0 件の賞賛