IMX6S power-up sequence

キャンセル
次の結果を表示 
表示  限定  | 次の代わりに検索 
もしかして: 

IMX6S power-up sequence

1,105件の閲覧回数
wayne_1
Contributor I

Hi all,

in our design VDDHIGH_IN and VDD_SNVS_IN of IMX6 Solo are supplied by VGEN4 of PMIC MMPF0100 (NP). VGEN4 (3V0) is supplied by PMIC SW2 (3V3) and this 3V3 is also supplying IMX6 GPIO voltages (NVCC_xxx). VGEN4 and SW2 are programmed to be the first in power-up sequence. Any problem here?

Many thanks!

ラベル(1)
0 件の賞賛
返信
2 返答(返信)

969件の閲覧回数
wayne_1
Contributor I

Thanks Igor,

so if VDD_SNVS_IN is connected together with VDDHIGH_IN they still need to be clearly first in sequence?

Now VDD_SNVS_IN + VDDHIGH_IN start up together with 3V3. What is the actual risk here?

We don't have coin cell connected in VDD_SNVS_IN.

Best regards,

Wayne

0 件の賞賛
返信

969件の閲覧回数
igorpadykov
NXP Employee
NXP Employee

Hi  wayne_1

according to datasheet VDDHIGH_IN and VDD_SNVS_IN should be powered first,
in suggested sequence it will be second, as 3V3 is also supplying IMX6 GPIO voltages (NVCC_xxx).


Best regards
igor
-----------------------------------------------------------------------------------------------------------------------
Note: If this post answers your question, please click the Correct Answer button. Thank you!
-----------------------------------------------------------------------------------------------------------------------

0 件の賞賛
返信