Data bus connections between LPDDR4/X and iMX93.

キャンセル
次の結果を表示 
表示  限定  | 次の代わりに検索 
もしかして: 

Data bus connections between LPDDR4/X and iMX93.

ソリューションへジャンプ
875件の閲覧回数
Bob_NXP_user
Contributor III

Hi everyone,

I'm interfacing my iMX9332 with a LPDDR4X. I'm using the schematic document of MIMX93-EVK as a reference and I notice that some of the data pins [DQ8_A;DQ15_A] are not linked in an orderly manner.

Bob_NXP_user_0-1726051308658.png

As you can see from the image, DQ8_A of the LPDDR4 is linked to DQ11_A of iMX93, DQ9_a to DQ10_A and so on. Why was this solution chosen? 

I see that in this way the PCB tracks are way more ordered, I imagine that's the reason but I'm not sure at all. Can you help me? Can I route these pins as I prefer?

 

Regards,

Roberto

タグ(1)
0 件の賞賛
返信
1 解決策
844件の閲覧回数
JorgeCas
NXP TechSupport
NXP TechSupport

Hello,

As you mentioned the bits lanes could be swapped between the processor and the LPDDR4/X memories to ease routing.

Bit swapping within each slice/byte lane is OK. Byte swapping is NOT allowed.

Best regards.

元の投稿で解決策を見る

0 件の賞賛
返信
1 返信
845件の閲覧回数
JorgeCas
NXP TechSupport
NXP TechSupport

Hello,

As you mentioned the bits lanes could be swapped between the processor and the LPDDR4/X memories to ease routing.

Bit swapping within each slice/byte lane is OK. Byte swapping is NOT allowed.

Best regards.

0 件の賞賛
返信