Hello,
For LPDDR4, there is Exceel sheet “BoardDataBusConfig” in “MX8M_LPDDR4_RPA_v23.xlsx”
to provide proper data bus mapping.
Customers can try using init code (# DDR PHY DQ lane to memory mapping ) from
the LPDDR4 RPA. Note, the initialization file is meant specifically for the DDR Stress Test
GUI tool, but not for a JTAG debugger or U-boot. So, follow instructions “MSCALE_DDR_Tool_User_Guide.pdf”
in mscale_ddr_tool_v2.10 package how to port corresponding settings to BSP after memory testing.
Have a great day,
Yuri
-------------------------------------------------------------------------------
Note:
- If this post answers your question, please click the "Mark Correct" button. Thank you!
- We are following threads for 7 weeks after the last post, later replies are ignored
Please open a new thread and refer to the closed one, if you have a related question at a later point in time.
-------------------------------------------------------------------------------