About i.MX6DQ clock tree

cancel
Showing results for 
Show  only  | Search instead for 
Did you mean: 

About i.MX6DQ clock tree

Jump to solution
807 Views
keitanagashima
Senior Contributor I

Dear Sir or Madam,

Hello.

I checked all PLLs value in MCIMX6DQRM(Rev.2) and found typo.

PLL4 and PLL5 looked 650MHz from "10.3.2.3 PLLs".

But, there were description of PLL4 and PLL5 = 630MHz in "Figure 18-2. Clock Tree".

Is this typo?

And, is there another typo in Figure 18-2?

Best Regards,

Keita

Labels (2)
0 Kudos
1 Solution
654 Views
igorpadykov
NXP Employee
NXP Employee

Hi Keita

recommended for usage 650MHz as lower limit, this is specified by

datasheet  IMX6SDLCEC Table 15. Audio/Video PLL’s Electrical Parameters

though in theory it can be programmed down to 630MHz.

Best regards

igor

-----------------------------------------------------------------------------------------------------------------------

Note: If this post answers your question, please click the Correct Answer button. Thank you!

-----------------------------------------------------------------------------------------------------------------------

View solution in original post

0 Kudos
7 Replies
655 Views
igorpadykov
NXP Employee
NXP Employee

Hi Keita

recommended for usage 650MHz as lower limit, this is specified by

datasheet  IMX6SDLCEC Table 15. Audio/Video PLL’s Electrical Parameters

though in theory it can be programmed down to 630MHz.

Best regards

igor

-----------------------------------------------------------------------------------------------------------------------

Note: If this post answers your question, please click the Correct Answer button. Thank you!

-----------------------------------------------------------------------------------------------------------------------

0 Kudos
654 Views
keitanagashima
Senior Contributor I

Dear Igor,

Hello.

Thank you for your reply.

OK. I got it.

But, below description looks typo.

Refer to NOTE of "18.3 CCM Clock Tree" in MCIMX6DQRM (Rev.2)

======

The default frequency values (in MHz) for the PLLs and PFDs

is the maximum allowed frequency. The PLL and PFD control

registers should not be programmed to exceed these values.

======

Could you request your document team to fix the typo?

Best Regards,

Keita

0 Kudos
654 Views
igorpadykov
NXP Employee
NXP Employee

Hi Keita

I created SR-1-3572489011 for Doc team.

Best regards

igor

0 Kudos
654 Views
keitanagashima
Senior Contributor I

Dear Igor,

Hello.

Thank you for your support!

Is this SR number 1-3572489011 FSL's internal community?

I couldn't find it.


Best Regards,

Keita

0 Kudos
654 Views
igorpadykov
NXP Employee
NXP Employee

Hi Keita

it is CRM number, you can ask local FAE

for tracking it.

Best regards

igor

0 Kudos
654 Views
keitanagashima
Senior Contributor I

Dear Igor,

OK. I understood it!

Thank you very much.

Best Regards,

Keita

0 Kudos
654 Views
igorpadykov
NXP Employee
NXP Employee

Hi Keita

for that request internally I got next answer:

-------------------------------------------

Submitted Docs CT: 46474301

The note

"The default frequency values (in MHz) for the PLLs and PFDs is the maximum allowed frequency. The PLL and PFD control registers should not be programmed to exceed these values."

will be changed to

"The default frequency values (in MHz) for the PLLs and PFDs are shown in the Clock Tree diagram that follows. The PLLs and PFDs control registers may be reprogrammed according to the speed grade of the SoC being used, but should not exceed that maximum setting for that speed grade."

------------------------------------------

Best regards

igor