About Non-Gated Clock Mode issue of the Parallel CSI module on the i.MX 6ULL series MPU.

取消
显示结果 
显示  仅  | 搜索替代 
您的意思是: 
已解决

About Non-Gated Clock Mode issue of the Parallel CSI module on the i.MX 6ULL series MPU.

跳至解决方案
3,982 次查看
vikenzhou
Contributor I
Hi, I am have a question about the Parallel CSI module, hope here can get answer, thank you!
When MPU is running  in Non-Gated Clock Mode, because the HSYNC signal will be ignored,
How know a line the number of pixels, it is possible using the clock edge to latched data;  if so,  in this Parallel_CSI_TX side, the pixel data of a line can many discontinuous clock cycles to send out ?
Please see below the figure,  thank you!
0 项奖励
回复
1 解答
3,976 次查看
joanxie
NXP TechSupport
NXP TechSupport

for non-gated mode, pls see the pic as below:

joanxie_1-1606891449510.png

 

 

在原帖中查看解决方案

0 项奖励
回复
4 回复数
3,966 次查看
vikenzhou
Contributor I

Thans for your great support, the following questions please help guide again, thank you!
1, I have to see the pictures of you reply which is included a Data_EN signal, the signal in the Parallel_CSI_RX is necessary? The figure 19 on page758 of document  (IMX6ULLRM.pdf), Here is no use this Data_EN signal.
2, When sending a line of pixels, is the need for a continuous clock to send a line, or send a line of pixels can be discontinuous .

0 项奖励
回复
3,977 次查看
joanxie
NXP TechSupport
NXP TechSupport

for non-gated mode, pls see the pic as below:

joanxie_1-1606891449510.png

 

 

0 项奖励
回复
3,954 次查看
vikenzhou
Contributor I

Why in rev.1 Reference Manual there is no Data_EN .

0 项奖励
回复
3,962 次查看
vikenzhou
Contributor I
 
0 项奖励
回复