About EIM read access timing in i.MX6DQ.

cancel
Showing results for 
Show  only  | Search instead for 
Did you mean: 

About EIM read access timing in i.MX6DQ.

Jump to solution
1,103 Views
keitanagashima
Senior Contributor I

Hi All,

[Case]

The i.MX6 reads the data from external FPGA via EIM bus.

[Question]

When the FPGA outputs the WAIT & DATA signals to i.MX6, must the FPGA output the signals with the falling edge of EIM_BCLK from i.MX6?

(Because i.MX6 latches the WAIT & DATA signals with rising edge of EIM_BCLK.)

Best Regards,

Keita

Labels (3)
0 Kudos
Reply
1 Solution
996 Views
Yuri
NXP Employee
NXP Employee

Hello,

  Basically, any of previous clock edges may be used (rising, falling) ;

depending on internal FPGA delays.

Have a great day,
Yuri

-----------------------------------------------------------------------------------------------------------------------
Note: If this post answers your question, please click the Correct Answer button. Thank you!
-----------------------------------------------------------------------------------------------------------------------

View solution in original post

0 Kudos
Reply
1 Reply
997 Views
Yuri
NXP Employee
NXP Employee

Hello,

  Basically, any of previous clock edges may be used (rising, falling) ;

depending on internal FPGA delays.

Have a great day,
Yuri

-----------------------------------------------------------------------------------------------------------------------
Note: If this post answers your question, please click the Correct Answer button. Thank you!
-----------------------------------------------------------------------------------------------------------------------

0 Kudos
Reply