why the pwm period add one clock in edge-dithering?

cancel
Showing results for 
Show  only  | Search instead for 
Did you mean: 

why the pwm period add one clock in edge-dithering?

703 Views
chip_designer
Contributor I
hi,team.while i reading the dithering part of S32K-rm, the figure47-120:channel(n) is in EPWM Mode with PWM Edge Dithering, i found it add one clock to pwm period? is it wrong?shouldn't it keep the same?
0 Kudos
3 Replies

694 Views
danielmartynek
NXP TechSupport
NXP TechSupport

Hi @chip_designer,

This happens when the accumulator overflows.

It is explained in the description above the figure you are referring to.

 

BR, Daniel

0 Kudos

682 Views
chip_designer
Contributor I

the description above the figure explains the duty cycle add one clock when the accumulator overflows but not the pwm period. I think the pwm period add one clock when it is period dithering.

0 Kudos

673 Views
danielmartynek
NXP TechSupport
NXP TechSupport

Hi,

You are right, the period should not be changed with PWM Edge Dithering.

Let me report that, thank you for pointing it out.

 

Best regards,

Daniel

 

0 Kudos