Hello NXP Team,
Due to specific reasons, we are still using RTD version 2.0.1 for our project on the K312。 I noticed discrepancies regarding the ADC Clock configuration for highest conversion speeds between the User Manuals from 2022 and 2025.
I have two specific questions regarding this:
- For the HSEN bit in the AMSIO register, which value should I set to enable High Speed mode in our RTD 2.0.1 context? Should it be set to 1 or 3?
- The 2022 manual does not describe or provide configuration guidance for the CMPCTRL0 bit. Do I need to explicitly configure the CMPCTRL0 bit to achieve the highest conversion speeds using High Speed ADC mode? If configuration is necessary, would it be sufficient to modify the Adc_Sar_EnableHighSpeed() function accordingly?



Thank you for your support!