S32G || CAN controller module clock details

キャンセル
次の結果を表示 
表示  限定  | 次の代わりに検索 
もしかして: 

S32G || CAN controller module clock details

178件の閲覧回数
Diwakar07
Contributor III

Hi Team,  

  I have below questions regarding the CAN controller module clock,
1. Does the clock for the CAN controller module is provided from the internal PLLs in SOC?

2.  what is the PLL frequency tolerance (long-term jitter or phase skew) ? 
  Can you help with above queries ? 

0 件の賞賛
返信
1 返信

160件の閲覧回数
chenyin_h
NXP Employee
NXP Employee

Hello, @Diwakar07 

Thanks for the post.

The clock for the CAN controller module is provided from the internal PLLs, as shown below:

chenyin_h_1-1741860363217.png

The PLL Jitter tolerance value could refer to table27 on S32G3 Data Sheet as below:

chenyin_h_2-1741860499927.png

I hope it will help.

BR

Chenyin

 

0 件の賞賛
返信