Hello,Jiri.
I get your means,but I want to know why I disable the Fractional divider,the result is inconsistent with my assumptions.
For example,I set the parameters same as the question.I think the VCO should be 960MHz,but the result is 48MHz,I don't know why?The equation is that:
To my understanding,the Fpll1_ref is 48MHz,MFD is 20,the pll1_VCO should be 960MHz.
Thank for your help today.