Reversed address, data line connection with P2020 QorIQ processor

取消
显示结果 
显示  仅  | 搜索替代 
您的意思是: 

Reversed address, data line connection with P2020 QorIQ processor

1,198 次查看
akilam
Contributor I

In the reference schematic for QorIQ p2020 processor's GPCM interfaces, the address and data lines are connected in reverse order. For example, when P2020 processor is interfaced with a NOR flash, its A30 line (address bit 30) is connected to A0. Similarly,

A29 <->(is connected to) A1

A28<-> A2

A27<-> A3

etc..

Also, Data lines D0<-> D15

                        D1<-> D14

                        D2<-> D13, etc...

Can anybody tell the reason behind such connection requirement?..

Regards,

AKILA.M

标记 (4)
0 项奖励
回复
1 回复

1,066 次查看
lunminliang
NXP Employee
NXP Employee

Hi,

See the description of LAD in P2020RM.pdf, LAD[8:15] is least significant.

pastedImage_0.png

Also please kindly find below figure for 8-bit port size device in the reference manual, bit numbering is reversal.

pastedImage_0.png


Have a great day,
Lunmin

-----------------------------------------------------------------------------------------------------------------------
Note: If this post answers your question, please click the Correct Answer button. Thank you!
-----------------------------------------------------------------------------------------------------------------------

0 项奖励
回复