In the reference schematic for QorIQ p2020 processor's GPCM interfaces, the address and data lines are connected in reverse order. For example, when P2020 processor is interfaced with a NOR flash, its A30 line (address bit 30) is connected to A0. Similarly,
A29 <->(is connected to) A1
A28<-> A2
A27<-> A3
etc..
Also, Data lines D0<-> D15
D1<-> D14
D2<-> D13, etc...
Can anybody tell the reason behind such connection requirement?..
Regards,
AKILA.M
Hi,
See the description of LAD in P2020RM.pdf, LAD[8:15] is least significant.
Also please kindly find below figure for 8-bit port size device in the reference manual, bit numbering is reversal.
Have a great day,
Lunmin
-----------------------------------------------------------------------------------------------------------------------
Note: If this post answers your question, please click the Correct Answer button. Thank you!
-----------------------------------------------------------------------------------------------------------------------