LS1012A SGMII with DP83867CS

キャンセル
次の結果を表示 
表示  限定  | 次の代わりに検索 
もしかして: 

LS1012A SGMII with DP83867CS

1,405件の閲覧回数
simonappleby
Contributor II

Hi,

We are using a design based upon the LS1012AFRWY reference design, but using a TI DP83867CS as the ethernet phy.

After some initial issues the ethernet interface is working as expected. The interface between the ethernet phy and the LS1012A is using 4-wire SGMII.

In some reference designs, the phy's local clock is no longer isolated, but instead driven by the LS1012A's 25MHz clock via a buffer (LS1012ARDB changes from version C to D). Is this the recommendation for our configuration as I see some errata for other QoriQ processors to do with SGMII and clocking?

Also, does the LS1012A's SGMII interface support auto-negotiation?

Thanks in advance

タグ(3)
0 件の賞賛
返信
1 返信

1,142件の閲覧回数
mrudangshelat-13
NXP TechSupport
NXP TechSupport

Hi @simonappleby 

 

It is recommended to use the same clock for LS1012A & PHY chips as per LS1012A chip errata(A-010336).
Yes, LS1012A SGMII interface supports auto negotiation.

 

Regards,
Mrudang

0 件の賞賛
返信